首页>M5M44265CTP-6>规格书详情
M5M44265CTP-6数据手册MinebeaMitsumi中文资料规格书
M5M44265CTP-6规格书详情
描述 Description
DESCRIPTION
This is a family of 262144-word by 16-bit dynamic RAMs with Hyper Page mode fuction, fabricated with the high performance CMOS process, and is ideal for the buffer memory systems of personal computer graphics and HDD where high speed, low power dissipation, and low costs are essential.
The use of double-layer metalization process technology and a single-transistor dynamic storage stacked capacitor cell provide high circuit density at reduced costs. Multiplexed address inputs permit both a reduction in pins and an increase in system densities. Self or extended refresh current is low enough for battery back-up application.
This device has 2CAS and 1W terminals with a refresh cycle of 512 cycles every 8.2ms.FEATURES
• Standard 40pin SOJ, 44 pin TSOP (II)
• Single 5V±10% supply
• Low stand-by power dissipation
CMOS Input level--------------------------5.5mW (Max)
CMOS Input level--------------------------550µW (Max)*
• Operating power dissipation
M5M44265Cxx-5,-5S--------------------------688mW (Max)
M5M44265Cxx-6,-6S--------------------------605mW (Max)
M5M44265Cxx-7,-7S--------------------------523mW (Max)
• Self refresh capability*
Self refresh current--------------------------150µA (Max)
• Extended refresh capability
Extended refresh current--------------------------150µA (Max)
• Hyper-page mode (512-column random access), Read-modify write, RAS-only refresh, CAS before RAS refresh, Hidden refresh capabilities.
• Early-write mode, OE and W to control output buffer impedance
• 512 refresh cycles every 8.2ms (A0~A8)
• 512 refresh cycles every 128ms (A0~A8)*
• Byte or word control for Read/Write operation (2CAS, 1W type)
* : Applicable to self refresh version (M5M44265CJ,TP-5S,-6S,-7S : option) onlyAPPLICATION
Microcomputer memory, Refresh memory for CRT, Frame Buffer memory for CRT
特性 Features
• Standard 40pin SOJ, 44 pin TSOP (II)
• Single 5V±10% supply
• Low stand-by power dissipation
CMOS Input level--------------------------5.5mW (Max)
CMOS Input level--------------------------550µW (Max)*
• Operating power dissipation
M5M44265Cxx-5,-5S--------------------------688mW (Max)
M5M44265Cxx-6,-6S--------------------------605mW (Max)
M5M44265Cxx-7,-7S--------------------------523mW (Max)
• Self refresh capability*
Self refresh current--------------------------150µA (Max)
• Extended refresh capability
Extended refresh current--------------------------150µA (Max)
• Hyper-page mode (512-column random access), Read-modify write, RAS-only refresh, CAS before RAS refresh, Hidden refresh capabilities.
• Early-write mode, OE and W to control output buffer impedance
• 512 refresh cycles every 8.2ms (A0~A8)
• 512 refresh cycles every 128ms (A0~A8)*
• Byte or word control for Read/Write operation (2CAS, 1W type)
* : Applicable to self refresh version (M5M44265CJ,TP-5S,-6S,-7S : option) onlyAPPLICATION
Microcomputer memory, Refresh memory for CRT, Frame Buffer memory for CRT
技术参数
- 型号:
M5M44265CTP-6
- 制造商:
MITSUBISHI
- 制造商全称:
Mitsubishi Electric Semiconductor
- 功能描述:
EDO(HYPER PAGE MODE) 4194304-BIT(262144-WORD BY 16-BIT) DYNAMIC RAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
MIT |
1996 |
TSOP44P |
3360 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
MIT |
2016+ |
TSOP44P |
6523 |
只做原装正品现货!或订货! |
询价 | ||
Mit |
4 |
公司优势库存 热卖中!! |
询价 | ||||
MIT |
05+ |
TSOP |
1000 |
全新原装 绝对有货 |
询价 | ||
MIT |
TSOP-40 |
68500 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
MIT |
2025+ |
TSOP |
3550 |
全新原厂原装产品、公司现货销售 |
询价 | ||
MIT |
25+ |
QFP |
3200 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
MIT |
97+ |
TSOP-40 |
5000 |
原装现货海量库存欢迎咨询 |
询价 | ||
MIT |
24+ |
TSSOP |
2987 |
绝对全新原装现货供应! |
询价 | ||
HIT |
24+ |
TSOP |
35200 |
一级代理/放心采购 |
询价 |