首页>M38510SLASH65352BDA>规格书详情
M38510SLASH65352BDA中文资料德州仪器数据手册PDF规格书
相关芯片规格书
更多- M38510SLASH65302B2A
- M38510SLASH65302BCA
- M38510SLASH65302BDA
- M38510SLASH65304B2A
- M38510SLASH65304BEA
- M38510SLASH65304BEA
- M38510SLASH65305BEA
- M38510SLASH65307BEA
- M38510SLASH65308BEA
- M38510SLASH65352B2A
- M38510SLASH65352BCA
- M38510SLASH65202BCA
- M38510SLASH65201BDA
- M38510SLASH65201BDA
- M38510SLASH65202BCA
- M38510SLASH65203B2A
- M38510SLASH65203BCA
- M38510SLASH65203BDA
M38510SLASH65352BDA规格书详情
1 Features
• Operating voltage range of 4.5 V to 5.5 V
• Outputs can drive up to 10 LSTTL loads
• Low power consumption, 40-μA max ICC
• Typical tpd = 17 ns
• ±4-mA output drive at 5 V
• Low input current of 1 μA max
• Inputs are TTL-voltage compatible
2 Description
The ’HCT74 devices contain two independent D-type
positive-edge-triggered flip-flops. A low level at the
preset (PRE) or clear (CLR) inputs sets or resets the
outputs, regardless of the levels of the other inputs.
When PRE and CLR are inactive (high), data at the
data (D) input meeting the setup time requirements
are transferred to the outputs on the positive-going
edge of the clock (CLK) pulse. Clock triggering occurs
at a voltage level and is not directly related to the
rise time of CLK. Following the hold-time interval, data
at the D input may be changed without affecting the
levels at the outputs.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
MIT |
23+ |
SOP/42 |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
Rochester |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
MIT |
2025+ |
SSOP |
4165 |
全新原厂原装产品、公司现货销售 |
询价 | ||
MIT |
25+ |
SSOP-42 |
2800 |
原装现货!可长期供货! |
询价 | ||
MIT |
23+ |
SSOP42 |
12800 |
公司只有原装 欢迎来电咨询。 |
询价 | ||
MITSUBISHI |
24+ |
SSOP |
28000 |
特价特价100原装长期供货. |
询价 | ||
MITSUBISHI |
24+ |
SOP-42 |
28347 |
只做全新原装进口现货 |
询价 | ||
24+ |
3000 |
公司存货 |
询价 | ||||
MIT |
20+ |
SSOP42 |
2960 |
诚信交易大量库存现货 |
询价 | ||
MIT
|
23+24 |
SOP |
9780 |
原装现货.优势热卖.终端BOM表可配单 |
询价 |


