首页>M38510SLASH65352B2A>规格书详情
M38510SLASH65352B2A中文资料德州仪器数据手册PDF规格书
相关芯片规格书
更多- M38510SLASH65201B2A
- M38510SLASH65201B2A
- M38510SLASH65302B2A
- M38510SLASH65302BCA
- M38510SLASH65302BDA
- M38510SLASH65304B2A
- M38510SLASH65304BEA
- M38510SLASH65304BEA
- M38510SLASH65305BEA
- M38510SLASH65307BEA
- M38510SLASH65308BEA
- M38510SLASH65202BCA
- M38510SLASH65201BCA
- M38510SLASH65201BCA
- M38510SLASH65201BDA
- M38510SLASH65201BDA
- M38510SLASH65202BCA
- M38510SLASH65203B2A
M38510SLASH65352B2A规格书详情
1 Features
• Operating voltage range of 4.5 V to 5.5 V
• Outputs can drive up to 10 LSTTL loads
• Low power consumption, 40-μA max ICC
• Typical tpd = 17 ns
• ±4-mA output drive at 5 V
• Low input current of 1 μA max
• Inputs are TTL-voltage compatible
2 Description
The ’HCT74 devices contain two independent D-type
positive-edge-triggered flip-flops. A low level at the
preset (PRE) or clear (CLR) inputs sets or resets the
outputs, regardless of the levels of the other inputs.
When PRE and CLR are inactive (high), data at the
data (D) input meeting the setup time requirements
are transferred to the outputs on the positive-going
edge of the clock (CLK) pulse. Clock triggering occurs
at a voltage level and is not directly related to the
rise time of CLK. Following the hold-time interval, data
at the D input may be changed without affecting the
levels at the outputs.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
MITSUBISHI |
22+ |
SSOP-42 |
5000 |
只做原装鄙视假货15118075546 |
询价 | ||
24+ |
3000 |
公司存货 |
询价 | ||||
MIT |
25+ |
SSOP-42 |
2800 |
原装现货!可长期供货! |
询价 | ||
MIT |
2025+ |
SSOP |
4165 |
全新原厂原装产品、公司现货销售 |
询价 | ||
MITSUBISHI |
2450+ |
SOP-42 |
9850 |
只做原厂原装正品现货或订货假一赔十! |
询价 | ||
MITSUBIS |
22+ |
SSOP |
3000 |
原装正品,支持实单 |
询价 | ||
MIT
|
23+24 |
SOP |
9780 |
原装现货.优势热卖.终端BOM表可配单 |
询价 | ||
MIT |
25+ |
SSOP42 |
11127 |
只做原装进口!正品支持实单! |
询价 | ||
TI |
23+ |
N/A |
8000 |
只做原装现货 |
询价 | ||
RENEAS |
24+ |
SSOP |
5632 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 |


