首页>M2S56D20AKT-75A>规格书详情

M2S56D20AKT-75A中文资料256M Double Data Rate Synchronous DRAM数据手册MITSUBISHI规格书

PDF无图
厂商型号

M2S56D20AKT-75A

功能描述

256M Double Data Rate Synchronous DRAM

制造商

MITSUBISHI Mitsubishi Electric Semiconductor

中文名称

三菱电机 三菱电机株式会社

数据手册

下载地址下载地址二

更新时间

2025-9-26 14:15:00

人工找货

M2S56D20AKT-75A价格和库存,欢迎联系客服免费人工找货

M2S56D20AKT-75A规格书详情

描述 Description

DESCRIPTION
M2S56D20AKT is a 4-bank x 16,777,216-word x 4-bit,
M2S56D30AKT is a 4-bank x 8,388,608-word x 8-bit,
M2S56D40AKT is a 4-bank x 4,194,304-word x 16-bit,
double data rate synchronous DRAM, with SSTL_2 interface. All control and address signals are referenced to the rising edge of CLK. Input data is registered on both edges of data strobe, and output data and data strobe are referenced on both edges of CLK. The M2S56D20/30/40AKT achieves very high speed data rate up to 133MHz, and are suitable for main memory in computer systems.FEATURES
- Vdd=Vddq=2.5V+0.2V
- Double data rate architecture; two data transfers per clock cycle
- Bidirectional, data strobe (DQS) is transmitted/received with data
- Differential clock inputs (CLK and /CLK)
- DLL aligns DQ and DQS transitions with CLK transitions edges of DQS
- Commands entered on each positive CLK edge;
- data and data mask referenced to both edges of DQS
- 4 bank operation controlled by BA0, BA1 (Bank Address)
- /CAS latency- 2.0/2.5 (programmable)
- Burst length- 2/4/8 (programmable)
- Burst type- sequential / interleave (programmable)
- Auto precharge / All bank precharge controlled by A10
- 8192 refresh cycles /64ms (4 banks concurrent refresh)
- Auto refresh and Self refresh
- Row address A0-12 / Column address A0-9,11(x4)/ A0-9(x8)/ A0-8(x16)
- SSTL_2 Interface
- 400-mil, 66-pin Thin Small Outline Package (TSOP II)
- JEDEC standard

特性 Features

- Vdd=Vddq=2.5V+0.2V
- Double data rate architecture; two data transfers per clock cycle
- Bidirectional, data strobe (DQS) is transmitted/received with data
- Differential clock inputs (CLK and /CLK)
- DLL aligns DQ and DQS transitions with CLK transitions edges of DQS
- Commands entered on each positive CLK edge;
- data and data mask referenced to both edges of DQS
- 4 bank operation controlled by BA0, BA1 (Bank Address)
- /CAS latency- 2.0/2.5 (programmable)
- Burst length- 2/4/8 (programmable)
- Burst type- sequential / interleave (programmable)
- Auto precharge / All bank precharge controlled by A10
- 8192 refresh cycles /64ms (4 banks concurrent refresh)
- Auto refresh and Self refresh
- Row address A0-12 / Column address A0-9,11(x4)/ A0-9(x8)/ A0-8(x16)
- SSTL_2 Interface
- 400-mil, 66-pin Thin Small Outline Package (TSOP II)
- JEDEC standard 

技术参数

  • 型号:

    M2S56D20AKT-75A

  • 制造商:

    MITSUBISHI

  • 制造商全称:

    Mitsubishi Electric Semiconductor

  • 功能描述:

    256M Double Data Rate Synchronous DRAM

供应商 型号 品牌 批号 封装 库存 备注 价格
OMRON
25+
光电元件
982
就找我吧!--邀您体验愉快问购元件!
询价
MACOM
23+
NA
25000
##公司100%原装现货 假一罚十!可含税13%免费提供样
询价
MIT
25+
QFP
3200
全新原装、诚信经营、公司现货销售!
询价
MIT
02+
TSOP
60
原装现货海量库存欢迎咨询
询价
Microchip/微芯
25+
30000
原装正品,现货优势
询价
24+
3000
公司存货
询价
Microchip
775
只做正品
询价
ELPIDA
2025+
TSOP
3505
全新原厂原装产品、公司现货销售
询价
MIT
24+
NA/
605
优势代理渠道,原装正品,可全系列订货开增值税票
询价
COMON/阔迈
24+
SMA
60000
全新原装现货
询价