首页>LPC2362FBD100>规格书详情
LPC2362FBD100中文资料恩XP数据手册PDF规格书
LPC2362FBD100规格书详情
General description
The LPC2361/2362 microcontrollers are based on a 16-bit/32-bit ARM7TDMI-S CPU with
real-time emulation that combines the microcontroller with up to 128 kB of embedded
high-speed flash memory. A 128-bit wide memory interface and a unique accelerator
architecture enable 32-bit code execution at the maximum clock rate. For critical
performance in interrupt service routines and DSP algorithms, this increases performance
up to 30 over Thumb mode. For critical code size applications, the alternative 16-bit
Thumb mode reduces code by more than 30 with minimal performance penalty.
The LPC2361/2362 are ideal for multi-purpose serial communication applications. They
incorporate a 10/100 Ethernet Media Access Controller (MAC) (LPC2362 only), USB full
speed device with 4 kB of endpoint RAM, four UARTs, two CAN channels, an SPI
interface, two Synchronous Serial Ports (SSP), three I2C interfaces, and an I2S interface.
This blend of serial communications interfaces combined with an on-chip 4 MHz internal
oscillator, SRAM of up to 32 kB, 16 kB SRAM for Ethernet (available as general purpose
SRAM for the LPC2361), 8 kB SRAM for USB and general purpose use, together with
2 kB battery powered SRAM make these devices very well suited for communication
gateways and protocol converters. Various 32-bit timers, an improved 10-bit ADC, 10-bit
DAC, one PWM unit, a CAN control unit, and up to 70 fast GPIO lines with up to 12 edge
or level sensitive external interrupt pins make these microcontrollers particularly suitable
for industrial control and medical systems.
Features and benefits
ARM7TDMI-S processor, running at up to 72 MHz.
Up to 128 kB on-chip flash program memory with In-System Programming (ISP) and
In-Application Programming (IAP) capabilities. Flash program memory is on the ARM
local bus for high performance CPU access.
8 kB (LPC2361) or 32 kB (LPC2362) of SRAM on the ARM local bus for high
performance CPU access.
16 kB SRAM for Ethernet interface. Can also be used as general purpose SRAM.
8 kB SRAM for general purpose DMA use; also accessible by the USB.
Dual Advanced High-performance Bus (AHB) system that provides for simultaneous
Ethernet DMA (LPC2362 only), USB DMA, and program execution from on-chip flash
with no contention between those functions. A bus bridge allows the Ethernet DMA to
access the other AHB subsystem.
Advanced Vectored Interrupt Controller (VIC), supporting up to 32 vectored interrupts.
General Purpose DMA controller (GPDMA) on AHB that can be used with the SSP
serial interfaces, the I2S port, as well as for memory-to-memory transfers.
Serial interfaces:
Ethernet MAC with associated DMA controller (LPC2362 only). These functions
reside on an independent AHB.
USB 2.0 device/host/OTG with on-chip PHY and associated DMA controller.
Four UARTs with fractional baud rate generation, one with modem control I/O, one
with IrDA support, all with FIFO.
CAN controller with two channels.
SPI controller.
Two SSP controllers, with FIFO and multi-protocol capabilities. One is an alternate
for the SPI port, sharing its interrupt and pins. These can be used with the GPDMA
controller.
Three I2C-bus interfaces (one with open-drain and two with standard port pins).
I2S (Inter-IC Sound) interface for digital audio input or output. It can be used with
the GPDMA.
Other peripherals:
70 general purpose I/O pins with configurable pull-up/down resistors.
10-bit ADC with input multiplexing among 6 pins.
10-bit DAC.
Four general purpose timers/counters with a total of 8 capture inputs and 10
compare outputs. Each timer block has an external count input.
One PWM/timer block with support for three-phase motor control. The PWM has
two external count inputs.
Real-Time Clock (RTC) with separate power pin, clock source can be the RTC
oscillator or the APB clock.
2 kB SRAM powered from the RTC power pin, allowing data to be stored when the
rest of the chip is powered off.
WatchDog Timer (WDT). The WDT can be clocked from the internal RC oscillator,
the RTC oscillator, or the APB clock.
Standard ARM test/debug interface for compatibility with existing tools.
Emulation trace module supports real-time trace.
Single 3.3 V power supply (3.0 V to 3.6 V).
Four reduced power modes: idle, sleep, power-down, and deep power-down.
Four external interrupt inputs configurable as edge/level sensitive. All pins on PORT0
and PORT2 can be used as edge sensitive interrupt sources.
Processor wake-up from Power-down mode via any interrupt able to operate during
Power-down mode (includes external interrupts, RTC interrupt, USB activity, Ethernet
wake-up interrupt).
Two independent power domains allow fine tuning of power consumption based on
needed features.
Each peripheral has its own clock divider for further power saving.
Brownout detect with separate thresholds for interrupt and forced reset.
On-chip power-on reset.
On-chip crystal oscillator with an operating range of 1 MHz to 25 MHz.
4 MHz internal RC oscillator trimmed to 1 accuracy that can optionally be used as
the system clock. When used as the CPU clock, does not allow CAN and USB to run.
产品属性
- 型号:
LPC2362FBD100
- 功能描述:
ARM微控制器 - MCU 128K FL/ ETH USB OTG CAN
- RoHS:
否
- 制造商:
STMicroelectronics
- 核心:
ARM Cortex M4F
- 处理器系列:
STM32F373xx
- 数据总线宽度:
32 bit
- 最大时钟频率:
72 MHz
- 程序存储器大小:
256 KB 数据 RAM
- 大小:
32 KB 片上
- ADC:
Yes
- 工作电源电压:
1.65 V to 3.6 V, 2 V to 3.6 V, 2.2 V to 3.6 V
- 工作温度范围:
- 40 C to + 85 C
- 封装/箱体:
LQFP-48
- 安装风格:
SMD/SMT
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
22+23+ |
LQFP100 |
8000 |
新到现货,只做原装进口 |
询价 | ||
恩XP |
23+ |
LQFP100 |
185 |
全新原装正品现货,支持订货 |
询价 | ||
恩XP |
24+ |
LQFP100 |
5000 |
全新原装正品,现货销售 |
询价 | ||
恩XP |
24+ |
100-LQFP(14x14) |
66800 |
原厂授权一级代理,专注汽车、医疗、工业、新能源! |
询价 | ||
恩XP |
24+ |
TQFP |
23000 |
只做正品原装现货 |
询价 | ||
恩XP |
21+ |
6000 |
只做原装正品,卖元器件不赚钱交个朋友 |
询价 | |||
恩XP |
21+ |
100LQFP |
19600 |
一站式BOM配单 |
询价 | ||
恩XP |
24+ |
N/A |
20000 |
原装进口正品 |
询价 | ||
恩XP |
25+ |
SOT407 |
188600 |
全新原厂原装正品现货 欢迎咨询 |
询价 | ||
恩XP |
25+ |
N/A |
6000 |
原装,请咨询 |
询价 |