首页>LMX1205RHAT.A>规格书详情
LMX1205RHAT.A中文资料德州仪器数据手册PDF规格书
LMX1205RHAT.A规格书详情
1 Features
• Output frequency: 300MHz to 12.8GHz
• Noiseless adjustable input delay up to 60ps with
1.1ps resolution
• Individual adjustable output delays up to 55ps with
0.9ps resolution
• Ultra-low noise
– Noise floor: –159dBc/Hz at 6GHz output
– Additive jitter (DC to fCLK): 36fs
– Additive jitter (100Hz to 100MHz): 10fs
• Four high-frequency clocks with corresponding
SYSREF outputs
– Shared divide by 1 (Bypass), 2, 3, 4, 5, 6, 7,
and 8
– Shared programmable multiplier x2, x3, x4, x5,
x6, x7 and x8
• LOGICLK output with corresponding SYSREF
output
– On separate divide bank
– 1, 2, 4 pre-divider
– 1 (bypass), 2, …, 1023 post divider
– Second logic clock option with additional divider
1, 2, 4 & 8
• Six programmable output power levels
• Synchronized SYSREF clock outputs
– 508 delay step adjustments of less than 2.5ps
at 12.8GHz
– Generator, repeater and repeater retime modes
– Windowing feature for SYSREFREQ pins to
optimize timing
• SYNC feature to all divides and multiple devices
• Operating voltage: 2.5V
• Operating temperature: –40ºC to +85ºC
2 Applications
• Test & Measurement:
– Oscilloscope
– Wireless equipment testers
– Wideband digitizers
• Aerospace & Defense:
– Radar
– Electronic warfare
– Seeker Front end
– Munitions
– Phase array antenna / Beam forming
• General Purpose:
– Data converter clocking
– Clock buffer distribution / division
3 Description
The high frequency capability, extremely low jitter
and programmable clock input and output delay
of this device, makes a great approach to clock
high precision, high-frequency data converters without
degradation of signal-to-noise ratio. Each of the four
high frequency clock outputs and additional LOGICLK
outputs with larger divider range, is paired with a
SYSREF output clock signal. The SYSREF signal
for JESD204B/C interfaces can either be internally
generated or passed in as an input and re-clocked
to the device clocks. The noiseless delay adjustment
at input path of the high frequency clock input
and individual clock output paths insures low skew
clocks in multi-channel system. For data converter
clocking application, having the jitter of the clock
less than the aperture jitter of the data converter
is important. In applications where more than four
data converters need to be clocked, a variety of
cascading architectures can be developed using
multiple devices to distribute all the high frequency
clocks and SYSREF signals required. This device,
combined with an ultra-low noise reference clock
source, is an exemplary choice for clocking data
converters, especially when sampling above 3GHz.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
MINI |
24+ |
SMD |
3600 |
MINI专营品牌全新原装正品假一赔十 |
询价 | ||
NS |
20+ |
SOP16 |
35830 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
NS |
25+ |
SOP.5.2mm |
18000 |
原厂直接发货进口原装 |
询价 | ||
NSC |
NEW |
SOP5.2 |
9823 |
代理全系列销售, 全新原装正品,价格优势,长期供应,量大可订 |
询价 | ||
NSC |
SOP5.2 |
9500 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
NS/国半 |
23+ |
SOP.5.2mm |
5200 |
原厂原装 |
询价 | ||
NSC |
25+23+ |
SOP5.2 |
12960 |
绝对原装正品全新进口深圳现货 |
询价 | ||
NS |
22+ |
SOP16 |
3000 |
原装正品,支持实单 |
询价 | ||
MINI-CIRCUITS |
23+ |
NA |
13000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
NS |
20+ |
SOP5.2 |
2960 |
诚信交易大量库存现货 |
询价 |


