首页>LMK61E08-SIAT.B>规格书详情

LMK61E08-SIAT.B中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

LMK61E08-SIAT.B

功能描述

LMK61E08 Ultra-Low Jitter Programmable Oscillator With Internal EEPROM

丝印标识

LMK61

封装外壳

QFM

文件大小

897.11 Kbytes

页面数量

54

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-12-13 8:14:00

人工找货

LMK61E08-SIAT.B价格和库存,欢迎联系客服免费人工找货

LMK61E08-SIAT.B规格书详情

1 Features

1• Ultra-Low Noise, High Performance

– Jitter: 90-fs RMS Typical fOUT > 100 MHz on

LMK61E08

– PSRR: –70 dBc, Robust Supply Noise

Immunity on LMK61E08

• Flexible Output Format on LMK61E08

– LVPECL up to 1 GHz

– LVDS up to 900 MHz

– HCSL up to 400 MHz

• Total Frequency Tolerance of ±25 ppm

• System Level Features

– Glitch-Less Frequency Margining: Up to ±1000

ppm From Nominal

– Internal EEPROM: User Configurable Start-Up

Settings

• Other Features

– Device Control: Fast Mode I2C up to 1000 kHz

– 3.3-V Operating Voltage

– Industrial Temperature Range (–40ºC to

+85ºC)

– 7-mm × 5-mm 6-Pin Package

• Default Frequency:

– 70.656 MHz

2 Applications

• High-Performance Replacement for Crystal, SAW,

or Silicon-Based Oscillators

• Switches, Routers, Network Line Cards, Base

Band Units (BBU), Servers, Storage/SAN

• Test and Measurement

• Medical Imaging

• FPGA, Processor Attach

• xDSL, Broadcast Video

3 Description

The LMK61E08 family of ultra-low jitter PLLatinum™

programmable oscillators uses fractional-N frequency

synthesizers with integrated VCOs to generate

commonly used reference clocks. The output on

LMK61E08 can be configured as LVPECL, LVDS, or

HCSL. The device features self-start-up from on-chip

EEPROM to generate a factory-programmed default

output frequency, or the device registers and

EEPROM settings are fully programmable in-system

through an I2C serial interface. The device provides

fine and coarse frequency margining control through

an I2C serial interface, making it a digitally-controlled

oscillator (DCXO).

The PLL feedback divider can be updated to adjust

the output frequency without spikes or glitches in

steps of <1ppb using a PFD of 12.5 MHz (R

divider=4, doubler disabled) for compatibility with

xDSL requirements, or in steps of <5.2 ppb using a

PFD of 100 MHz (R divider=1, doubler enabled) for

compatibility with broadcast video requirements. The

frequency margining features also facilitate system

design verification tests (DVT), such as standards

compliance and system timing margin testing.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
QFM8(5x7)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI(德州仪器)
24+
QFM8(5x7)
3238
原装现货,免费供样,技术支持,原厂对接
询价
TI/德州仪器
25+
QFM-8
860000
明嘉莱只做原装正品现货
询价
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI/德州仪器
25+
8-QFM
65248
百分百原装现货 实单必成
询价
TI(德州仪器)
2021+
QFM-8(7x5)
499
询价
TexasInstruments
24+
SMD
15600
标准时钟振荡器
询价
TI
22+
8QFM (7x5)
9000
原厂渠道,现货配单
询价
TI
16+
QFM
10000
原装正品
询价
TI/德州仪器
23+
100MHZ
13000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价