首页>LMK3H0102RERT>规格书详情
LMK3H0102RERT中文资料德州仪器数据手册PDF规格书

| 厂商型号 |
LMK3H0102RERT |
| 功能描述 | LMK3H0102 Reference-Less 2-Differential or 5-Single-Ended Output PCIe Gen 1-6 Compliant Programmable BAW Clock Generator |
| 丝印标识 | |
| 封装外壳 | TQFN |
| 文件大小 |
2.26335 Mbytes |
| 页面数量 |
63 页 |
| 生产厂商 | TI |
| 中文名称 | 德州仪器 |
| 网址 | |
| 数据手册 | |
| 更新时间 | 2025-12-13 10:02:00 |
| 人工找货 | LMK3H0102RERT价格和库存,欢迎联系客服免费人工找货 |
相关芯片规格书
更多- LMK3H0102RERR
- LMK3H0102-Q1
- LMK3H0102-Q1
- LMK3H0102-Q1
- LMK3H0102A01ERERR
- LMK3H0102A018RERR
- LMK3H0102A016RERR
- LMK3H0102A016RERR
- LMK3H0102A015RERT
- LMK3H0102A015RERR.B
- LMK3H0102A015RERR.A
- LMK3H0102A015RERR
- LMK3H0102A015RERR
- LMK3H0102A014RERT
- LMK3H0102A014RERR.B
- LMK3H0102A014RERR.A
- LMK3H0102A014RERR
- LMK3H0102A014RERR
LMK3H0102RERT规格书详情
1 Features
• Integrated BAW resonator, no need for external
reference
• Flexible frequency generation:
– Two channel dividers: up to three unique output
frequencies from 2.5 MHz to 400 MHz
– LVCMOS outputs supported up to 200 MHz: 1.8
V, 2.5 V, or 3.3 V
– Combination of AC-LVDS, DC-LVDS, LP-HCSL,
and LVCMOS on OUT0 and OUT1 pins
– Additional LVCMOS output for generation of up
to 5 LVCMOS clocks
• Total output frequency stability: ±25 ppm
• 2 functional modes: I2C or preprogrammed OTP
– Fully configurable I2C address
• Ambient temperature: –40 °C to 85 °C
• PCIe Gen 1 to Gen 6 compliant: Common Clock
with or without SSC, SRNS, and SRIS
• Very low PCIe jitter
– PCIe Gen 3 Common Clock jitter: 140 fs
maximum (PCIe limit is 1 ps)
– PCIe Gen 4 Common Clock jitter: 140 fs
maximum (PCIe limit is 500 fs)
– PCIe Gen 5 Common Clock jitter: 45 fs
maximum (PCIe limit is 150 fs)
– PCIe Gen 6 Common Clock jitter: 45 fs
maximum (PCIe limit is 100 fs)
• Mixed SSC and non-SSC output modes
supported, all PCIe Gen 1 to Gen 6 compliant
– 2x SSC outputs, 2x non-SSC outputs, or 1x
SSC output and 1x non-SSC output
• Programmable SSC modulation depth
– Preprogrammed: –0.1%, –0.25%, –0.3%, and –
0.5% down spread
– Register programmable: –0.1% to –3% down
spread or ±0.05% to ±1.5% center spread
• VDD = VDDO = 1.8 V / 2.5 V / 3.3 V ± 5%
• As low as 60 mA current consumption when both
outputs are LP-HCSL
• Internal LDOs with –93.1 dBc PSNR at 500 kHz
switching noise for LP-HCSL outputs
• Start-up time: <5 ms
• Output-to-output skew: <50 ps
• Fail-safe input and VDD pins
2 Applications
• PCIe Gen 1 to Gen 6 clock generation
• Server Motherboard
• NIC, SmartNIC
• Hardware Accelerator
• PCIe SSD
• Add-In Card, PCIe Expansion Card
• Multifunction Printer
3 Description
The LMK3H0102 is a 2-output PCIe Gen 1 to
Gen 6 compliant reference-less clock generator
with Spread Spectrum Clocking (SSC) support.
The part is based on TI proprietary Bulk Acoustic
Wave (BAW) technology and provides ±25-ppm
clock outputs without any crystal or external clock
reference. The device can provide two SSC clocks,
two non-SSC clocks, or one SSC clock and one
non-SSC clock at the same time. The device
meets the full PCIe compliance from Gen 1 to
Gen 6, including Common Clock with or without
SSC, Separate Reference No Spread (SNRS), and
Separate Reference Independent Spread (SRIS).
The device can be easily configured through either
GPIO pins or I2C interface. An external DC/DC can
be used to power the device. Refer to Power Supply
Recommendations for detailed guidelines on power
supply filtering and sourcing from DC/DC.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TAIYOYUDEN |
24+ |
108000 |
询价 | ||||
TAIYO/太诱 |
23+ |
SMD |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
TAIYO/太诱 |
25+ |
1812 |
54648 |
百分百原装现货 实单必成 欢迎询价 |
询价 | ||
TAIYO/太诱 |
15+Rohs |
SMD |
69700 |
一级质量保证长期稳定提供货优价美 |
询价 | ||
TAIYO/太诱 |
23+ |
13000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | |||
TAIYO |
23+ |
SMD被动器件正迈科技 |
99050 |
电容电阻被动器件电感磁珠系列样品可出支持批量 |
询价 | ||
PAN |
25+ |
SMD |
4500 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
询价 | |||
TAIYO/太诱 |
18+ |
SMD |
900000 |
优势贴片电容全新原装进口现货欢迎咨询 |
询价 | ||
TAIYO/太诱 |
24+ |
NA/ |
4750 |
原装现货,当天可交货,原型号开票 |
询价 |

