LMK1D1212集成电路(IC)的时钟缓冲器驱动器规格书PDF中文资料
LMK1D1212规格书详情
1 Features
• High-performance LVDS clock buffer family: up to
2GHz
– Dual 1:2 differential buffer
– Dual 1:4 differential buffer
– Dual 1:6 differential buffer
– Dual 1:8 differential buffer
• Supply voltage: 1.71V to 3.465V
• Dual output common mode voltage operation:
– Output common mode voltage: 0.7V at 1.8V
supply voltage.
– Output common mode voltage: 1.2V at 2.5V/
3.3V supply voltage
• Low additive jitter:
– < 17fs RMS typical in 12kHz to
20MHz at 1250.25MHz
– < 22fs RMS typical in 12kHz to
20MHz at 625MHz
– < 60fs RMS maximum in 12kHz to
20MHz at 156.25MHz
– Very low phase noise floor: -164dBc/Hz (typical
at 156.25MHz)
• Very low propagation delay: < 575ps maximum
• Output skew:
– 15ps maximum (LMK1D2102, LMK1D2104)
– 20ps maximum (LMK1D2106, LMK1D2106)
• Part to Part skew: 150ps
• High-swing LVDS (boosted mode): 500mV VOD
typical when AMP_SELA, AMP_SELB= Floating
• Bank enable/disable using AMP_SELA and
AMP_SELB Section 8.4.1
• Fail-safe input operation
• Universal inputs accept LVDS, LVPECL, LVCMOS,
HCSL and CML signal levels
• LVDS reference voltage, VAC_REF, available for
capacitive-coupled inputs
• Extended industrial temperature range: –40°C to
105°C
2 Applications
• Telecommunications and networking
• Medical imaging
• Test and measurement
• Wireless infrastructure
• Pro audio, video and signage
3 Description
The LMK1D210xL is a low noise dual clock buffer
which distributes one input to a maximum of 2
(LMK1D2102L), 4 (LMK1D2104L), 6 (LMK1D2106L)
or 8 (LMK1D2108L) LVDS outputs. The inputs can
either be LVDS, LVPECL, HCSL, CML, or LVCMOS.
The LMK1D210xL is specifically designed for driving
50Ω transmission lines. When driving inputs in singleended
mode, apply the appropriate bias voltage to the
unused negative input pin (see Figure 8-8).
LMK1D210xL buffer offers two output common mode
operation (0.7V and 1.2V) for different operating
supply. The device provides flexibility in design for
DC-coupled mode applications.
AMP_SELA / AMP_SELB control pin can be used
to select different output amplitude LVDS (350mV)
or boosted LVDS (500mV). In addition to amplitude
selection, outputs can be disabled using the same pin.
The part also supports Fail-Safe Input function for
clock and digital input pins. The device further
incorporates an input hysteresis which prevents
random oscillation of the outputs in the absence of
an input signal.
产品属性
- 产品编号:
LMK1D1212RHAR
- 制造商:
Texas Instruments
- 类别:
集成电路(IC) > 时钟缓冲器,驱动器
- 包装:
卷带(TR)
- 类型:
时钟缓冲器
- 电路数:
1
- 比率 - 输入:
2:12
- 差分 - 输入:
是/是
- 输入:
CML,HCSL,LVCMOS,LVDS,LVPECL
- 输出:
时钟,LVDS
- 电压 - 供电:
1.71V ~ 1.89V,2.375V ~ 2.625V,3.135V ~ 3.465V
- 工作温度:
-40°C ~ 105°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
40-VFQFN 裸露焊盘
- 供应商器件封装:
40-VQFN(6x6)
- 描述:
IC POWER
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
2511 |
- |
8484 |
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价 |
询价 | ||
TI |
24+ |
VQFN48 |
500 |
市场最低 原装现货 假一罚百 可开原型号 |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
询价 | |||
TI(德州仪器) |
24+ |
VQFN40(6x6) |
3238 |
原装现货,免费供样,技术支持,原厂对接 |
询价 | ||
TI/德州仪器 |
22+ |
VQFN48 |
2000 |
原装正品 |
询价 | ||
24+ |
N/A |
58000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
TI |
23+ |
SMD |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
TI/德州仪器 |
24+ |
VQFN40 |
42000 |
只做原装进口现货 |
询价 | ||
TI(德州仪器) |
23+ |
- |
15000 |
专业帮助客户找货 配单,诚信可靠! |
询价 | ||
TI(德州仪器) |
24+ |
VQFN-40(6x6) |
690000 |
代理渠道/支持实单/只做原装 |
询价 |