首页>LMK1D1204PRHDR.B>规格书详情

LMK1D1204PRHDR.B中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

LMK1D1204PRHDR.B

功能描述

LMK1D1204P Pin-Controlled OE Low Additive Jitter LVDS Buffer

丝印标识

LMK1D1204P

封装外壳

VQFN

文件大小

1.17422 Mbytes

页面数量

32

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-12-12 23:00:00

人工找货

LMK1D1204PRHDR.B价格和库存,欢迎联系客服免费人工找货

LMK1D1204PRHDR.B规格书详情

1 Features

• High-performance LVDS clock buffer family with 2

inputs and 4 outputs (2:4)

• Output frequency up to 2 GHz

• Hardware pins for individual output enable/disable

• Supply voltage: 1.8 V / 2.5 V / 3.3 V ± 5%

• Low additive jitter: < 60 fs rms maximum in 12 kHz

to 20 MHz at 156.25 MHz

– Very low phase noise floor: -164 dBc/Hz

(typical)

• Very low propagation delay: < 575 ps maximum

• Output skew: 20 ps maximum

• Fail-safe inputs

• Universal inputs accept LVDS, LVPECL, LVCMOS,

HCSL and CML

• LVDS reference voltage, VAC_REF, available for

capacitive-coupled inputs

• Industrial temperature range: –40°C to 105°C

• Packages available:

– 5-mm × 5-mm, 28-pin VQFN (RHD)

2 Applications

• Telecommunications and networking

• Medical imaging

• Test and measurement

• Wireless infrastructure

• Pro audio, video and signage

3 Description

The LMK1D1204P clock buffer distributes one of two

selectable clock inputs (IN0 and IN1) to 4 pairs of

differential LVDS clock outputs (OUT0 through OUT3)

with minimum skew for clock distribution. The inputs

can be either LVDS, LVPECL, LVCMOS, HCSL, or

CML.

The LMK1D1204P is specifically designed for driving

50-Ω transmission lines. When driving inputs in

single-ended mode, apply the appropriate bias

voltage to the unused negative input pin (see Figure

9-6). The IN_SEL pin selects the input which is routed

to the outputs. The part supports a fail-safe input

function. The device further incorporates an input

hysteresis which prevents random oscillation of the

outputs in the absence of an input signal.

Each LVDS differential output is enabled by setting

the corresponding OEx pin to a logic high 1. If this

pin is set to a logic low 0, the output is disabled in a

high Z state resulting in reduced power consumption.

The device operates in a 1.8-V, 2.5-V, or 3.3-V

supply environment and is characterized from –40°C

to 105°C (ambient temperature).

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
VQFN28(5x5)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI(德州仪器)
24+
VQFN28(5x5)
1652
原装现货,免费供样,技术支持,原厂对接
询价
TI(德州仪器)
2450+
SMD
9850
只做原装正品代理渠道!假一赔三!
询价
TI(德州仪器)
23+
VQFN (RGT)
13650
公司只做原装正品,假一赔十
询价
TI(德州仪器)
VQFN-16(3x3)
原装元器件供应配套服务商
12580
询价
TI
23+
NA
6800
原装正品,力挺实单
询价
Texas Instruments
23+
16-VFQFN
3600
只做原装,假一赔十
询价
TI
24+
VQFN16
18000
原装正品 有挂有货 假一赔十
询价
TI
25+
VQFN40
2500
原厂原装,价格优势
询价
TI
25+
原封装
66330
郑重承诺只做原装进口现货
询价