首页>LMK04832PAP/EM>规格书详情

LMK04832PAP/EM中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

LMK04832PAP/EM

功能描述

LMK04832-SEP Space Grade Ultra-Low-Noise JESD204B/C Dual-Loop Clock Jitter Cleaner

文件大小

3.35052 Mbytes

页面数量

103

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-9 16:30:00

人工找货

LMK04832PAP/EM价格和库存,欢迎联系客服免费人工找货

LMK04832PAP/EM规格书详情

1 Features

• VID#: V62/22612

– Total ionizing dose 30 krad (ELDRS-free)

– SEL immune >43 MeV × cm2/mg

– SEFI immune >43 MeV × cm2/mg

• Ambient temperature range: –55°C to 125°C

• Maximum clock output frequency: 3255 MHz

• Multi-mode: dual PLL, single PLL, and clock

distribution

• 6-GHz external VCO or distribution input

• Ultra-low noise, at 2500 MHz:

– 54-fs RMS jitter (12 kHz to 20 MHz)

– 64-fs RMS jitter (100 Hz to 20 MHz)

– –157.6-dBc/Hz noise floor

• Ultra-low noise, at 3200 MHz:

– 61-fs RMS jitter (12 kHz to 20 MHz)

– 67-fs RMS jitter (100 Hz to 100 MHz)

– –156.5-dBc/Hz noise floor

• PLL2

– PLL FOM of –230 dBc/Hz

– PLL 1/f of –128 dBc/Hz

– Phase detector rate up to 320 MHz

– Two integrated VCOs: 2440 to 2600 MHz

and 2945 to 3255 MHz

• Up to 14 differential device clocks

– CML, LVPECL, LCPECL, HSDS, LVDS, and

2xLVCMOS programmable outputs

• Up to 1 buffered VCXO/XO output

– LVPECL, LVDS, 2xLVCMOS programmable

• 1-1023 CLKOUT divider

• 1-8191 SYSREF divider

• 25-ps step analog delay for SYSREF clocks

• Digital delay and dynamic digital delay for device

clocks and SYSREF

• Holdover mode with PLL1

• 0-delay with PLL1 or PLL2

2 Applications

• Communications payloads

• Radar imaging payload

• Command and data handling

3 Description

The LMK04832-SEP is a high performance clock

conditioner with JEDEC JESD204B/C support for

space applications.

The 14 clock outputs from PLL2 can be configured

to drive seven JESD204B/C converters or other logic

devices using device and SYSREF clocks. SYSREF

can be provided using both DC and AC coupling.

Not limited to JESD204B/C applications, each of the

14 outputs can be individually configured as highperformance

outputs for traditional clocking systems.

This device can be configured for operation in dual

PLL, single PLL, or clock distribution modes with or

without SYSREF generation or reclocking. PLL2 may

operate with either internal or external VCO.

The high performance combined with features like the

ability to trade off between power and performance,

dual VCOs, dynamic digital delay, and holdover allows

to provide flexible high performance clocking trees.

供应商 型号 品牌 批号 封装 库存 备注 价格
NSC
23+
LLP64
12800
正规渠道,只有原装!
询价
TexasInstruments
18+
ICCLKJITTERCLNR/MULT64WQ
6580
公司原装现货/欢迎来电咨询!
询价
TI
25+23+
22769
绝对原装全新正品现货/优势渠道商、原盘原包原盒
询价
NS/国半
2407+
QFN
7750
原装现货!实单直说!特价!
询价
TI
24+
WQFN-64
11000
原装正品 有挂有货 假一赔十
询价
TI/德州仪器
23+
64-WQFN
3601
原装正品代理渠道价格优势
询价
NS/美国国半
25+
QFN
54658
百分百原装现货 实单必成
询价
Texas Instruments
25+
64-CFlatPack
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
询价
TI
23+
N/A
560
原厂原装
询价
TI
22+
64WQFN
9000
原厂渠道,现货配单
询价