LMK04808数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF

厂商型号 |
LMK04808 |
参数属性 | LMK04808 封装/外壳为64-WFQFN 裸露焊盘;包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC CLOCK DUAL PLL 64WQFN |
功能描述 | 具有双环路 PLL 和集成式 2.9GHz VCO 的低噪声时钟抖动消除器 |
封装外壳 | 64-WFQFN 裸露焊盘 |
制造商 | TI Texas Instruments |
中文名称 | 德州仪器 美国德州仪器公司 |
数据手册 | |
更新时间 | 2025-8-6 22:58:00 |
人工找货 | LMK04808价格和库存,欢迎联系客服免费人工找货 |
LMK04808规格书详情
描述 Description
The LMK0480x family is the industrys highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.
特性 Features
• Ultra-Low RMS Jitter Performance
• 111 fs RMS Jitter (12 kHz to 20 MHz)
• 123 fs RMS Jitter (100 Hz to 20 MHz)
• Dual Loop PLLatinum™ PLL Architecture
• PLL1
• Integrated Low-Noise Crystal Oscillator Circuit
• Holdover Mode when Input Clocks are Lost
• Automatic or Manual Triggering/Recovery
• PLL2
• Normalized PLL Noise Floor of –227 dBc/Hz
• Phase Detector Rate up to 155 MHz
• OSCin Frequency-Doubler
• Integrated Low-Noise VCO
• 2 Redundant Input Clocks with LOS
• Automatic and Manual Switch-Over Modes
• 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd)
• 12 LVPECL, LVDS, or LVCMOS Programmable Outputs
• Digital Delay: Fixed or Dynamically Adjustable
• 25 ps Step Analog Delay Control.
• 14 Differential Outputs. Up to 26 Single Ended.
• Up to 6 VCXO/Crystal Buffered Outputs
• Clock Rates of up to 1536 MHz
• 0-Delay Mode
• Three Default Clock Outputs at Power Up
• Multi-Mode: Dual PLL, Single PLL, and Clock Distribution
• Industrial Temperature Range: –40 to 85°C
• 3.15-V to 3.45-V Operation
• 2 Dedicated Buffered/Divided OSCin Clocks
• Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)
技术参数
- 制造商编号
:LMK04808
- 生产厂家
:TI
- Number of outputs
:14
- RMS jitter (fs)
:111
- Output frequency (Min) (MHz)
:0.22
- Output frequency (Max) (MHz)
:3072
- Input type
:LVCMOS
- Output type
:LVCMOS
- Supply voltage (Min) (V)
:3.15
- Supply voltage (Max) (V)
:3.45
- Features
:0 Delay
- Operating temperature range (C)
:-40 to 85
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
2016+ |
QFN |
3900 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
TI |
20+ |
WQFN64 |
53650 |
TI原装主营-可开原型号增税票 |
询价 | ||
TI(德州仪器) |
24+/25+ |
10000 |
原装正品现货库存价优 |
询价 | |||
TI |
12+ |
WQFN64 |
8 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI(德州仪器) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
TI/德州仪器 |
2021+ |
WFQFN64 |
5254 |
十年专营原装现货,假一赔十 |
询价 | ||
TI/德州仪器 |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI |
1725+ |
WQFN64 |
3256 |
科恒伟业!只做原装正品,假一赔十! |
询价 | ||
TI |
24+ |
WQFN|64 |
70230 |
免费送样原盒原包现货一手渠道联系 |
询价 |