首页>LMK04368MPAPTEP>规格书详情

LMK04368MPAPTEP中文资料德州仪器数据手册PDF规格书

LMK04368MPAPTEP
厂商型号

LMK04368MPAPTEP

功能描述

LMK04368-EP Ultra-Low-Noise JESD204B/C Dual-Loop Clock Jitter Cleaner

丝印标识

LMK04368MPAPEP

封装外壳

HTQFP

文件大小

3.00912 Mbytes

页面数量

110

生产厂商 Texas Instruments
企业简称

TI德州仪器

中文名称

美国德州仪器公司官网

原厂标识
TI
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-4 18:30:00

人工找货

LMK04368MPAPTEP价格和库存,欢迎联系客服免费人工找货

LMK04368MPAPTEP规格书详情

1 Features

• VID#:V62/23612

• Ambient temperature range: –55°C to 125°C

• Maximum clock output frequency: 3255 MHz

• Multi-mode: dual PLL, single PLL, and clock

distribution

• 6-GHz external VCO or distribution input

• Ultra-low noise, at 2500 MHz:

– 54-fs RMS jitter (12 kHz to 20 MHz)

– 64-fs RMS jitter (100 Hz to 20 MHz)

– –157.6-dBc/Hz noise floor

• Ultra-low noise, at 3200 MHz:

– 61-fs RMS jitter (12 kHz to 20 MHz)

– 67-fs RMS jitter (100 Hz to 100 MHz)

– –156.5-dBc/Hz noise floor

• PLL2

– PLL FOM of –230 dBc/Hz

– PLL 1/f of –128 dBc/Hz

– Phase detector rate up to 320 MHz

– Two integrated VCOs: 2440 to 2600 MHz

and 2945 to 3255 MHz

• Up to 14 differential device clocks

– CML, LVPECL, LCPECL, HSDS, LVDS, and

2xLVCMOS programmable outputs

• Up to 1 buffered VCXO/XO output

– LVPECL, LVDS, 2xLVCMOS programmable

• 1-1023 CLKOUT divider

• 1-8191 SYSREF divider

• 25-ps step analog delay for SYSREF clocks

• Digital delay and dynamic digital delay for device

clocks and SYSREF

• Holdover mode with PLL1

• 0-delay with PLL1 or PLL2

• High Reliability

– Controlled Baseline

– One Assembly/Test Site

– One Fabrication Site

– Extended Product Life Cycle

– Extended Product-Change Notification

– Product Traceability

2 Applications

• Military Radar

• Electronic Warfare

• Data Converter Clocking

• Wireless Infrastructure

3 Description

The LMK04368-EP is a high performance clock

conditioner with JEDEC JESD204B/C support for

space applications.

The 14 clock outputs from PLL2 can be configured

to drive seven JESD204B/C converters or other logic

devices using device and SYSREF clocks. SYSREF

can be provided using both DC and AC coupling.

Not limited to JESD204B/C applications, each of the

14 outputs can be individually configured as highperformance

outputs for traditional clocking systems.

This device can be configured for operation in dual

PLL, single PLL, or clock distribution modes with or

without SYSREF generation or reclocking. PLL2 may

operate with either internal or external VCO.

The high performance combined with features like the

ability to trade off between power and performance,

dual VCOs, dynamic digital delay, and holdover allows

to provide flexible high performance clocking trees.

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
2024+
N/A
500000
诚信服务,绝对原装原盘
询价
TI
23+
N/A
560
原厂原装
询价
TI
23+
VQFN-56
5000
全新原装,支持实单,非诚勿扰
询价
22+
5000
询价
TI(德州仪器)
23+
NA
20094
正纳10年以上分销经验原装进口正品做服务做口碑有支持
询价
Texas Instruments
25+
56-VFQFN 裸露焊盘
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
询价
TI(德州仪器)
24+
QFN56(8x8)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
TI
23+
VQFN-56
3200
正规渠道,只有原装!
询价
TI/德州仪器
24+
VQFN-56
196
只供应原装正品 欢迎询价
询价
TI
22+
56-QFN
5000
全新原装,力挺实单
询价