首页>K4H643238D-TCA0>规格书详情
K4H643238D-TCA0中文资料三星数据手册PDF规格书
K4H643238D-TCA0规格书详情
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H643238D-TCA0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
23+ |
BGA |
7000 |
询价 | |||
SAMSUNG/三星 |
21+ |
BGA |
10000 |
原装现货假一罚十 |
询价 | ||
SAMSUNG |
22+ |
BGA |
8000 |
原装正品支持实单 |
询价 | ||
ATMEL |
2016+ |
BGA |
6000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
SAMSUNG |
24+ |
BGA |
20000 |
低价现货抛售(美国 香港 新加坡) |
询价 | ||
SAMSUNG/三星 |
23+ |
BGA |
90000 |
一定原装房间现货 |
询价 | ||
SAMSUNG/三星 |
23+ |
FBGA |
98900 |
原厂原装正品现货!! |
询价 | ||
SAMSUNG/三星 |
23+ |
BGA |
89630 |
当天发货全新原装现货 |
询价 | ||
BGA |
21 |
询价 | |||||
Samsung |
21+ |
标准封装 |
5000 |
进口原装,订货渠道! |
询价 |