首页>K4H561638E-TCA0>规格书详情
K4H561638E-TCA0中文资料三星数据手册PDF规格书
相关芯片规格书
更多K4H561638E-TCA0规格书详情
特性 Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H561638E-TCA0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SAMSUNG |
24+ |
TSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
SAMSUNG/三星 |
22+ |
TSOP |
12032 |
现货,原厂原装假一罚十! |
询价 | ||
SAMSUNG |
25+ |
TSOP |
2568 |
原装优势!绝对公司现货 |
询价 | ||
SAMSUNG/三星 |
2223+ |
TSSOP-66 |
26800 |
只做原装正品假一赔十为客户做到零风险 |
询价 | ||
SAMSUNG |
22+ |
TSOP |
5000 |
全新原装现货!价格优惠!可长期 |
询价 | ||
SAMSUNG |
新 |
8 |
全新原装 货期两周 |
询价 | |||
SAMSUNG/三星 |
23+ |
TSOP |
13000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
SAMSUNG |
16+ |
BGA |
4000 |
进口原装现货/价格优势! |
询价 | ||
SAM |
23+ |
65480 |
询价 | ||||
SAMSUNG |
24+ |
TSSOP |
5825 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 |


