首页>K4H560838E-TCB0>规格书详情
K4H560838E-TCB0中文资料三星数据手册PDF规格书
相关芯片规格书
更多- K4H560838E-TCA0
- K4H560838E-TCA2
- K4H560838E-TC/LB0
- K4H560838E-TC/LB3
- K4H560838E-TC/LAA
- K4H560838E-TC/LA2
- K4H560838E-NCA2
- K4H560838E-NLA2
- K4H560838E-NCB0
- K4H560838E-GLA2
- K4H560838E-GLB0
- K4H560838E-GLB3
- K4H560838E-GCCC
- K4H560838E-NC/LB0
- K4H560838E-NC/LB3
- K4H560838E-NC/LA2
- K4H560838E-NCB3
- K4H560838E-NLB3
K4H560838E-TCB0规格书详情
特性 Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H560838E-TCB0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
256Mb E-die DDR SDRAM Specification 66 TSOP-II
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SAMSUNG |
23+24 |
TSOP |
29650 |
原装正品优势渠道价格合理.可开13%增值税发票 |
询价 | ||
SAMSUNG/三星 |
0537+ |
TSOP54 |
414 |
原装正品现货,可开发票,假一赔十 |
询价 | ||
SAMSUNG/三星 |
24+ |
TSOP |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
SAMSUNG |
23+ |
TSOP |
7000 |
询价 | |||
SAMSUNG |
2023+ |
SMD |
14885 |
安罗世纪电子只做原装正品货 |
询价 | ||
SAMSUNG |
22+ |
TSOP |
8000 |
原装正品支持实单 |
询价 | ||
SAMSUNG |
2016+ |
TSOP |
9000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
SAMSUNG |
24+ |
TSOP |
200 |
原装现货假一罚十 |
询价 | ||
SAMSUNG/三星 |
18+ |
TSOP |
33080 |
全新原装现货,可出样品,可开增值税发票 |
询价 | ||
SAMSUNG/三星 |
24+ |
NA/ |
3260 |
原装现货,当天可交货,原型号开票 |
询价 |


