首页>K4H560838A-TCA0>规格书详情
K4H560838A-TCA0中文资料三星数据手册PDF规格书
相关芯片规格书
更多K4H560838A-TCA0规格书详情
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H560838A-TCA0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
23+ |
TSOP |
20000 |
原厂原装正品现货 |
询价 | ||
SAMSUNG |
1815+ |
TSOP |
6528 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | ||
SAMSUNG |
23+ |
TSOP |
3000 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
SAMSUNG |
6000 |
面议 |
19 |
TSOP |
询价 | ||
SAMSANG |
19+ |
TSOP |
256800 |
原厂代理渠道,每一颗芯片都可追溯原厂; |
询价 | ||
SAMSUNG |
23+ |
TSOP |
7750 |
全新原装优势 |
询价 | ||
SAMSUNG/三星 |
23+ |
TSOP |
13000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
SAMSUNG |
23+ |
TSOP |
8000 |
只做原装现货 |
询价 | ||
SAMSUNG |
23+ |
TSOP |
7000 |
询价 | |||
SAMSUNG |
21+ |
TSOP |
35200 |
一级代理/放心采购 |
询价 |