首页>K4H511638A-TCB0>规格书详情
K4H511638A-TCB0中文资料三星数据手册PDF规格书
相关芯片规格书
更多- K4H511638A-TCA2
- K4H511638A-TCA0
- K4H511638
- K4H510838M-TLB0
- K4H510838M-TLA2
- K4H510838M-TLA0
- K4H510838M-TCB0
- K4H510838M-TCA2
- K4H510838M-TCA0
- K4H510838G-LCSLASHLCC
- K4H510838G-LCSLASHLB3
- K4H510838G-LC/LCC
- K4H510838G-LC/LB3
- K4H510838G
- K4H510838G
- K4H510838F-LCSLASHLCC
- K4H510838F-LCSLASHLB3
- K4H510838F-LC/LCC
K4H511638A-TCB0规格书详情
特性 Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H511638A-TCB0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SAMSUNG |
23+ |
TSOP |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
SAMSUNG |
2023+ |
SMD |
11927 |
安罗世纪电子只做原装正品货 |
询价 | ||
K4H511638B-TCB0 |
25+ |
100 |
100 |
询价 | |||
SAMSUNG/三星 |
22+ |
TSOP-66 |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
SAMSUNG/三星 |
24+ |
NA |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
SAMSUNG/三星 |
23+ |
13000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | |||
SAMSUNG/三星 |
1824+ |
TSOP |
1080 |
原装现货专业代理,可以代拷程序 |
询价 | ||
SAMSUNG |
23+ |
TSOP66 |
20000 |
全新原装假一赔十 |
询价 | ||
SAMSUNG/三星 |
2450+ |
TSSOP |
9850 |
只做原厂原装正品现货或订货假一赔十! |
询价 | ||
SAMSUNG/三星 |
2447 |
BGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 |


