首页>K4H510838C-TLB0>规格书详情
K4H510838C-TLB0中文资料三星数据手册PDF规格书
相关芯片规格书
更多- K4H510838C-TCB0
- K4H510838C-TLA2
- K4H510838C-TCA2
- K4H510838C-TLA0
- K4H510838B-ZC/LB3
- K4H510838B-ZC/LB0
- K4H510838B-ZC/LA2
- K4H510838B-VC/LA2
- K4H510838B-VC/LB3
- K4H510838B-VC/LB0
- K4H510838B-ZC/LCC
- K4H510838B-VC/LCC
- K4H510838C-TCA0
- K4H510838B-UCSLASHLA2
- K4H510838B-UCSLASHLB0
- K4H510838B-UCSLASHLB3
- K4H510838B-UCSLASHLCC
- K4H510838B-ZCSLASHLCC
K4H510838C-TLB0规格书详情
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H510838C-TLB0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
24+ |
TSOP |
6980 |
原装现货,可开13%税票 |
询价 | ||
SAMSUNG |
22+ |
TSOP |
8000 |
原装正品支持实单 |
询价 | ||
SAMSUNG |
16+ |
0 |
4000 |
进口原装现货/价格优势! |
询价 | ||
SAMSUNG/三星 |
18+ |
TSSOP |
11919 |
全新原装现货,可出样品,可开增值税发票 |
询价 | ||
SAMSUNG |
16+ |
TSOP |
5188 |
全新、原装 |
询价 | ||
SAMSUNG |
24+ |
TSOP/66 |
1068 |
原装现货假一罚十 |
询价 | ||
SAMSUNG |
06+ |
TSOP66 |
2210 |
全新原装进口自己库存优势 |
询价 | ||
SAMSUNG |
23+ |
TSOP66 |
20000 |
全新原装假一赔十 |
询价 | ||
SAMSUNG |
BGA |
5 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | |||
SAMSUNG |
24+ |
TSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 |