首页>K4H280438E-TCA0>规格书详情
K4H280438E-TCA0中文资料三星数据手册PDF规格书
K4H280438E-TCA0规格书详情
特性 Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H280438E-TCA0
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SAMSUNG/三星 |
24+ |
NA/ |
4199 |
原装现货,当天可交货,原型号开票 |
询价 | ||
SAMSUNG |
24+ |
TSSOP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
SAMSUNG |
2025+ |
TSOP |
3685 |
全新原厂原装产品、公司现货销售 |
询价 | ||
SAMSUNG? |
24+ |
TSOP? |
5000 |
只做原装正品现货 欢迎来电查询15919825718 |
询价 | ||
SAMSUNG |
25+ |
TSOP40 |
6500 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
SAM |
23+ |
65480 |
询价 | ||||
SAMSUNG/三星 |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 | |||
SAMSUNG/三星 |
25+ |
TSOP |
15000 |
一级代理原装现货 |
询价 | ||
SAMS |
23+ |
TSOP66 |
6000 |
专业配单保证原装正品假一罚十 |
询价 | ||
SAMSUNG |
20+ |
TSOP |
2960 |
诚信交易大量库存现货 |
询价 |


