首页>JM38510SLASH36101BEA>规格书详情
JM38510SLASH36101BEA中文资料德州仪器数据手册PDF规格书
相关芯片规格书
更多- JM38510SLASH34803B2A
- JM38510SLASH34803B2A
- JM38510SLASH34803BRA
- JM38510SLASH34803BRA
- JM38510SLASH34803BSA
- JM38510SLASH34803BSA
- JM38510SLASH36101B2A
- JM38510SLASH36001B2A
- JM38510SLASH36001B2A
- JM38510SLASH36001BEA
- JM38510SLASH36001BEA
- JM38510SLASH36001BFA
- JM38510SLASH36001BFA
- JM38510SLASH36002B2A
- JM38510SLASH36002B2A
- JM38510SLASH36002BEA
- JM38510SLASH36002BEA
- JM38510SLASH34701B2A
JM38510SLASH36101BEA规格书详情
3-State Outputs Interface Directly With
System Bus
Gated Output-Control LInes for Enabling or
Disabling the Outputs
Fully Independent Clock Virtually
Eliminates Restrictions for Operating in
One of Two Modes:
– Parallel Load
– Do Nothing (Hold)
For Application as Bus Buffer Registers
Package Options Include Plastic
Small-Outline (D) Packages, Ceramic Flat
(W) Packages, Ceramic Chip Carriers (FK),
and Standard Plastic (N) and Ceramic (J)
DIPs
description
The ’173 and ’LS173A 4-bit registers include
D-type flip-flops featuring totem-pole 3-state
outputs capable of driving highly capacitive
or relatively low-impedance loads. The
high-impedance third state and increased
high-logic-level drive provide these flip-flops with
the capability of being connected directly to and
driving the bus lines in a bus-organized system without need for interface or pull-up components. Up to 128 of
the SN74173 or SN74LS173A outputs can be connected to a common bus and still drive two Series 54/74 or
54LS/74LS TTL normalized loads, respectively. Similarly, up to 49 of the SN54173 or SN54LS173A outputs can
be connected to a common bus and drive one additional Series 54/74 or 54LS/74LS TTL normalized load,
respectively. To minimize the possibility that two outputs will attempt to take a common bus to opposite logic
levels, the output control circuitry is designed so that the average output disable times are shorter than the
average output enable times.
Gated enable inputs are provided on these devices for controlling the entry of data into the flip-flops. When both
data-enable (G1, G2) inputs are low, data at the D inputs are loaded into their respective flip-flops on the next
positive transition of the buffered clock input. Gate output-control (M, N) inputs also are provided. When both
are low, the normal logic states (high or low levels) of the four outputs are available for driving the loads or bus
lines. The outputs are disabled independently from the level of the clock by a high logic level at either
output-control input. The outputs then present a high impedance and neither load nor drive the bus line. Detailed
operation is given in the function table.
The SN54173 and SN54LS173A are characterized for operation over the full military temperature range of
–55°C to 125°C. The SN74173 and SN74LS173A are characterized for operation from 0°C to 70°C.
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TELEDYNE |
20+ |
原装 |
67500 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
FOXCON |
23+ |
NA |
1156 |
专做原装正品,假一罚百! |
询价 | ||
VRN INTERNATIONA; |
25+ |
650 |
公司优势库存 热卖中! |
询价 | |||
BOURNS |
18+ |
DIP3 |
12500 |
全新原装正品,本司专业配单,大单小单都配 |
询价 | ||
TELEDYNE |
CAN8 |
6500 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
VRN |
23+ |
65480 |
询价 | ||||
BOURNS/伯恩斯 |
23+ |
13000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | |||
HI-G |
新 |
71 |
全新原装 货期两周 |
询价 | |||
25+ |
DIP |
2700 |
全新原装自家现货优势! |
询价 | |||
FSC |
24+ |
14 |
询价 |


