首页>ISPLSI5512VE-125LF256I>规格书详情

ISPLSI5512VE-125LF256I中文资料莱迪思数据手册PDF规格书

PDF无图
厂商型号

ISPLSI5512VE-125LF256I

功能描述

In-System Programmable 3.3V SuperWIDE™ High Density PLD

文件大小

275.92 Kbytes

页面数量

25

生产厂商

Lattice

中文名称

莱迪思

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-31 23:00:00

人工找货

ISPLSI5512VE-125LF256I价格和库存,欢迎联系客服免费人工找货

ISPLSI5512VE-125LF256I规格书详情

特性 Features

• Second Generation SuperWIDE HIGH DENSITY

IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 24000 PLD Gates / 512 Macrocells

— Up to 256 I/O Pins

— 512 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for

Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast

Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

• HIGH PERFORMANCE E2CMOS® TECHNOLOGY

— fmax = 155 MHz Maximum Operating Frequency

— tpd = 6.5 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and

Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

• IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to-

Market, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

• 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND

3.3V IN-SYSTEM PROGRAMMABLE

• ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with Single-

Level Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports

up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and

Registered Functions

— Macrocell Registers Feature Multiple Control

Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell

Product Term Clocks

— Programmable I/O Supports Programmable Bus

Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two

Global OE Pins and One Product Term OE per

Macrocell

描述 Description

The ispLSI 5000VE Family of In-System Programmable

High Density Logic Devices is based on Generic Logic

Blocks (GLBs) of 32 registered macrocells and a single

Global Routing Pool (GRP) structure interconnecting the

GLBs.

Outputs from the GLBs drive the Global Routing Pool

GRP) between the GLBs. Switching resources are provided

to allow signals in the Global Routing Pool to drive

any or all the GLBs in the device. This mechanism allows

fast, efficient connections across the entire device.

Each GLB contains 32 macrocells and a fully populated,

programmable AND-array with 160 logic product terms

and three extra control product terms. The GLB has 68

inputs from the Global Routing Pool which are available

in both true and complement form for every product term.

The 160 product terms are grouped in 32 sets of five and

sent into a Product Term Sharing Array (PTSA) which

allows sharing up to a maximum of 35 product terms for

a single function. Alternatively, the PTSA can be bypassed

for functions of five product terms or less. The

three extra product terms are used for shared controls:

reset, clock, clock enable and output enable.

供应商 型号 品牌 批号 封装 库存 备注 价格
Lattice(莱迪斯)
24+
标准封装
10048
原厂渠道供应,大量现货,原型号开票。
询价
LATTICE
2023+
SMD
16304
安罗世纪电子只做原装正品货
询价
LATTICE
05+
原厂原装
4246
只做全新原装真实现货供应
询价
Lattice Semiconductor Corporat
23+
256-BGA
11200
主营:汽车电子,停产物料,军工IC
询价
LATTICE
23+
MLF16
51174
##公司主营品牌长期供应100%原装现货可含税提供技术
询价
LATTICE/莱迪斯
2023+
BGA
6895
原厂全新正品旗舰店优势现货
询价
LATTICE
24+
BGA
2000
只做原装正品现货 欢迎来电查询15919825718
询价
LATTICE
NA
5650
一级代理 原装正品假一罚十价格优势长期供货
询价
LATTICE/莱迪斯
22+
BGA
12245
现货,原厂原装假一罚十!
询价
LATTICE
23+
BGAQFP
8659
原装公司现货!原装正品价格优势.
询价