首页>ISPLSI1032E-70LJ>规格书详情
ISPLSI1032E-70LJ中文资料莱迪思数据手册PDF规格书
相关芯片规格书
更多- ISPLSI1032E-100LT
- ISPLSI1032E-125LT
- ISPLSI1032E-125LJ
- ISPLSI1032E-125LT
- ISPLSI1032E-100LT
- ISPLSI1032E-125LJ
- ISPLSI1032E-125LJ
- ISPLSI1032E-100LT
- ISPLSI1032E-125LT
- ISPLSI1032E125LJI
- ISPLSI1032E125LTN
- ISPLSI1032E125LJNI
- ISPLSI1032E100LTN
- ISPLSI1032E100LJI
- ISPLSI1032E125LJ
- ISPLSI1032E125LJN
- ISPLSI1032E100LJNI
- ISPLSI1032E100LTNI
ISPLSI1032E-70LJ规格书详情
描述 Description
The ispLSI and pLSI 1032E are High Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1032E features 5-Volt in-system programmability and in-system diagnostic capabilities. The ispLSI 1032E device offers non-volatile reprogrammability of the logic, as well as the interconnects to provide truly reconfigurable systems. It is architecturally and parametrically compatible to the pLSI 1032E device, but multiplexes four input pins to control in-system programming. A functional superset of the ispLSI and pLSI 1032 architecture, the ispLSI and pLSI 1032E devices add two new global output enable pins.
特性 Features
• HIGH DENSITY PROGRAMMABLE LOGIC
— 6000 PLD Gates
— 64 I/O Pins, Eight Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY
— fmax = 125 MHz Maximum Operating Frequency
— tpd = 7.5 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• ispLSI OFFERS THE FOLLOWING ADDED FEATURES
— In-System Programmable (ISP™) 5-Volt Only
— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue Logic and Structured Designs
— Enhanced Pin Locking Capability
— Four Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
• ispLSI DEVELOPMENT TOOLS
ispVHDL™ Systems
— VHDL/Verilog-HDL/Schematic Design Options
— Functional/Timing/VHDL Simulation Options ispDS™ Software
— Lattice HDL or Boolean Logic Entry
— Functional Simulator and Waveform Viewer
ispDS+™ HDL Synthesis-Optimized Logic Fitter
— Supports Leading Third-Party Design Environments for Schematic Capture, Synthesis and Timing Simulation
— Static Timing Analyzer
ISP Daisy Chain Download Software
产品属性
- 型号:
ISPLSI1032E-70LJ
- 功能描述:
CPLD - 复杂可编程逻辑器件 USE ispMACH 4000V
- RoHS:
否
- 制造商:
Lattice
- 存储类型:
EEPROM
- 大电池数量:
128
- 最大工作频率:
333 MHz
- 延迟时间:
2.7 ns
- 可编程输入/输出端数量:
64
- 工作电源电压:
3.3 V
- 最大工作温度:
+ 90 C
- 最小工作温度:
0 C
- 封装/箱体:
TQFP-100
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
LATTICE/莱迪斯 |
22+ |
PLCC84 |
3800 |
只做原装,价格优惠,长期供货。 |
询价 | ||
LATTICE |
22+ |
PLCC |
8000 |
原装正品支持实单 |
询价 | ||
LATTICE/莱迪斯 |
22+ |
PLCC |
12000 |
只做原装、原厂优势渠道、假一赔十 |
询价 | ||
LATTICE |
23+ |
PLCC84 |
6000 |
原装正品假一罚百!可开增票! |
询价 | ||
LATTICE |
21+ |
PLCC84 |
10000 |
原装现货假一罚十 |
询价 | ||
原厂 |
13+ |
IC |
1 |
普通 |
询价 | ||
LATTICE |
24+ |
PLCC84 |
13500 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
LATTICE |
24+ |
NA |
6750 |
只做原装正品现货 欢迎来电查询15919825718 |
询价 | ||
LATTICE |
25+ |
PLCC84 |
3019 |
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙ |
询价 | ||
LATTICE |
24+ |
PLCC |
2560 |
绝对原装!现货热卖! |
询价 |