首页>IS61SPD25632TSLASHD>规格书详情

IS61SPD25632TSLASHD中文资料矽成半导体数据手册PDF规格书

PDF无图
厂商型号

IS61SPD25632TSLASHD

功能描述

256K x 32, 256K x 36, 512K x 18 SYNCHRONOUS PIPELINE, DOUBLE-CYCLE DESELECT STATIC RAM

文件大小

154.12 Kbytes

页面数量

22

生产厂商

ISSI

中文名称

矽成半导体

网址

网址

数据手册

下载地址一下载地址二

更新时间

2025-10-5 16:20:00

人工找货

IS61SPD25632TSLASHD价格和库存,欢迎联系客服免费人工找货

IS61SPD25632TSLASHD规格书详情

DESCRIPTION

The ISSI IS61SPD25632, IS61SPD25636, S61SPD51218, IS61LPD25632, IS61LPD25636, and IS61LPD51218 are high-speed, low-power synchronous static RAMs designed to provide a burstable, high-performance, secondary cache for the Pentium™, 680X0™, and PowerPC™ microprocessors. The IS61SPD25632 and IS61LPD25632 are organized as 262,144 words by 32 bits and the IS61SPD25636 and IS61LPD25636 are organized as 262,144 words by 36 bits. The IS61SPD51218 and IS61LPS51218 are organized as 524,288 words by 18 bits. Fabricated with ISSIs advanced CMOS technology, the device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlledby a positive-edge-triggered single clock input.

FEATURES

• Internal self-timed write cycle

• Individual Byte Write Control and Global Write

• Clock controlled, registered address, data and control

• Pentium™ or linear burst sequence control using MODE input

• Three chip enable option for simple depth expansion and address pipelining

• Common data inputs and data outputs

• JEDEC 100-Pin TQFP and 119-pin PBGA package

• Single +3.3V, +10%, –5% power supply

• Power-down snooze mode

• 3.3V I/O For SPD

• 2.5V I/O For LPD

• Double cycle deselect

• Snooze MODE for reduced-power standby

• T version (three chip selects)

• D version (two chip selects)

供应商 型号 品牌 批号 封装 库存 备注 价格
ISSI
02+03
20
公司优势库存 热卖中!
询价
ISSI
22+
TQFP
5000
全新原装现货!自家库存!
询价
ISSI
23+
QFP100
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
ISSI
2023+
3000
进口原装现货
询价