首页>IDT72V3660L75PF>规格书详情

IDT72V3660L75PF中文资料PDF规格书

IDT72V3660L75PF
厂商型号

IDT72V3660L75PF

功能描述

3.3 VOLT HIGH-DENSITY SUPERSYNC??II 36-BIT FIFO

文件大小

567.57 Kbytes

页面数量

36

生产厂商 Integrated Device Technology, Inc.
企业简称

IDT集成器

中文名称

深圳市集成器件技术有限公司官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2024-5-16 22:30:00

IDT72V3660L75PF规格书详情

DESCRIPTION:

The IDT72V3640/72V3650/72V3660/72V3670/72V3680/72V3690 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:

• Flexible x36/x18/x9 Bus-Matching on both read and write ports

• The period required by the retransmit operation is fixed and short.

• The first word data latency period, from the time the first word is

written to an empty FIFO to the time it can be read, is fixed and short.

• Asynchronous/Synchronous translation on the read or write ports

• High density offerings up to 1 Mbit

FEATURES:

• Choose among the following memory organizations:Commercial

IDT72V3640 - 1,024 x 36

IDT72V3650 - 2,048 x 36

IDT72V3660 - 4,096 x 36

IDT72V3670 - 8,192 x 36

IDT72V3680 - 16,384 x 36

IDT72V3690 - 32,768 x 36

• Up to 166 MHz Operation of the Clocks

• User selectable Asynchronous read and/or write ports (PBGA Only)

• User selectable input and output port bus-sizing

- x36 in to x36 out

- x36 in to x18 out

- x36 in to x9 out

- x18 in to x36 out

- x9 in to x36 out

• Pin to Pin compatible to the higher density of IDT72V36100 and

IDT72V36110

• Big-Endian/Little-Endian user selectable byte representation

• 5V input tolerant

• Fixed, low first word latency

• Zero latency retransmit

• Auto power down minimizes standby power consumption

• Master Reset clears entire FIFO

• Partial Reset clears data, but retains programmable settings

• Empty, Full and Half-Full flags signal FIFO status

• Programmable Almost-Empty and Almost-Full flags, each flag can

default to one of eight preselected offsets

• Selectable synchronous/asynchronous timing modes for Almost

Empty and Almost-Full flags

• Program programmable flags by either serial or parallel means

• Select IDT Standard timing (using EF and FF flags) or First Word

Fall Through timing (using OR and IR flags)

• Output enable puts data outputs into high impedance state

• Easily expandable in depth and width

• JTAG port, provided for Boundary Scan function (PBGA Only)

• Independent Read and Write Clocks (permit reading and writing

simultaneously)

• Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic

Ball Grid Array (PBGA) (with additional features)

• High-performance submicron CMOS technology

• Industrial temperature range (–40°C to +85°C) is available

供应商 型号 品牌 批号 封装 库存 备注 价格
IDT
2020+
NA
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
IDT
23+
TQFP-128
8890
价格优势/原装现货/客户至上/欢迎广大客户来电查询
询价
IDT
2020+
QFP
35000
新到原装货,专营系列:查询请Q我
询价
IDT
22+
QFP
5623
只做原装正品现货!或订货假一赔十!
询价
IDT
23+
128TQFP (14x20)
9000
原装正品,支持实单
询价
IDT
23+
NA
2041
航宇科工半导体-中国航天科工集团战略合作伙伴!
询价
IDT
21+
128TQFP (14x20)
13880
公司只售原装,支持实单
询价
IDT
2021+
QFP
2472
只做原装假一罚十
询价
IDT
23+
128TQFP
9526
询价
IDT/Integrated Device Technolo
21+
TQFP-128
952
优势代理渠道,原装正品,可全系列订货开增值税票
询价