首页>IDT72V36100L15BB>规格书详情

IDT72V36100L15BB中文资料PDF规格书

IDT72V36100L15BB
厂商型号

IDT72V36100L15BB

功能描述

3.3 VOLT HIGH-DENSITY SUPERSYNC II??36-BIT FIFO

文件大小

470.5 Kbytes

页面数量

48

生产厂商 Integrated Device Technology, Inc.
企业简称

IDT集成器

中文名称

深圳市集成器件技术有限公司官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2024-6-12 21:45:00

IDT72V36100L15BB规格书详情

DESCRIPTION:

The IDT72V36100/72V36110 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:

• Flexible x36/x18/x9 Bus-Matching on both read and write ports

• The period required by the retransmit operation is fixed and short.

• The first word data latency period, from the time the first word is

written to an empty FIFO to the time it can be read, is fixed and short.

• Asynchronous/Synchronous translation on the read or write ports

• High density offerings up to 4 Mbit

FEATURES:

• Choose among the following memory organizations:

IDT72V36100 - 65,536 x 36

IDT72V36110 - 131,072 x 36

• Higher density, 2Meg and 4Meg SuperSync II FIFOs

• Up to 166 MHz Operation of the Clocks

• User selectable Asynchronous read and/or write ports (PBGA Only)

• User selectable input and output port bus-sizing

- x36 in to x36 out

- x36 in to x18 out

- x36 in to x9 out

- x18 in to x36 out

- x9 in to x36 out

• Big-Endian/Little-Endian user selectable byte representation

• 5V input tolerant

• Fixed, low first word latency

• Zero latency retransmit

• Auto power down minimizes standby power consumption

• Master Reset clears entire FIFO

• Partial Reset clears data, but retains programmable settings

• Empty, Full and Half-Full flags signal FIFO status

• Programmable Almost-Empty and Almost-Full flags, each flag can

default to one of eight preselected offsets

• Selectable synchronous/asynchronous timing modes for Almost

Empty and Almost-Full flags

• Program programmable flags by either serial or parallel means

• Select IDT Standard timing (using EF and FF flags) or First Word

Fall Through timing (using OR and IR flags)

• Output enable puts data outputs into high impedance state

• Easily expandable in depth and width

• JTAG port, provided for Boundary Scan function (PBGA Only)

• Independent Read and Write Clocks (permit reading and writing

simultaneously)

• Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic

Ball Grid Array (PBGA) (with additional features)

• Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/

72V3670/72V3680/72V3690) family

• High-performance submicron CMOS technology

• Industrial temperature range (–40°C to +85°C) is available

• Green parts available, see ordering information

供应商 型号 品牌 批号 封装 库存 备注 价格
IDT
22+
TQFP
720
原厂原装,价格优势!13246658303
询价
IDT
23+
7
1013
全新原装现货
询价
IDT
23+
QFP
4865
中国航天工业部战略合作伙伴行业领导者
询价
IDT
23+
128TQFP (14x20)
9000
原装正品,支持实单
询价
IDT
23+
TQFP
8230
全新原装真实库存含13点增值税票!
询价
IDT
21+
35200
一级代理/放心采购
询价
IDT
23+
128TQFP
9526
询价
IDT
2021+
QFP
2586
只做原装假一罚十
询价
IDT
21+
128TQFP (14x20)
13880
公司只售原装,支持实单
询价
IDT
QFP
20
询价