ICS543MT中文资料ICST数据手册PDF规格书
ICS543MT规格书详情
描述 Description
The ICS543 is a cost effective way to produce a high quality clock output divided from a clock input. The chip accepts a clock input up to 90 MHz at 5.0 V, and by using proprietary Phase Locked Loop (PLL) techniques, produces a divide by 3, 5, 6, or 10, or a multiply by 2 of the input clock. There are two outputs on the chip, one being a low-skew divide by two of the other. So, for instance, if an 81 MHz input clock is used, the ICS543 can produce low skew 27 MHz and 13.5 MHz clocks. The chip has an all-chip power down mode that stops the outputs low, and an OE pin that tri-states the outputs.
特性 Features
• Packaged in 8 pin SOIC
• Low cost clock divider and 2X multiplier
• Low skew (500ps) outputs. One is ÷ 2 of other.
• Easy to use with other generators and buffers
• Input clock frequency up to 90 MHz at 5 V
• Output clock duty cycle of 45/55
• Power Down turns off chip
• Output Enable
• Full CMOS clock swings with 25 mA drive capability at TTL levels
• Advanced, low power CMOS process
• Operating voltages of 3.0 to 5.5 V
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ICS |
2004+ |
TSSOP16 |
7584 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
ICS |
23+ |
TSSOP16 |
11500 |
原装现货,价格优势 |
询价 | ||
ICS |
2450+ |
TSSOP16 |
6540 |
只做原厂原装正品现货或订货!终端工厂可以申请样品! |
询价 | ||
ICS |
2002 |
TSSOP |
4179 |
原装现货海量库存欢迎咨询 |
询价 | ||
ICS |
24+ |
TSSOP |
300 |
询价 | |||
ICS |
24+ |
SSOP-20 |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 | ||
ICS |
6000 |
面议 |
19 |
TSSOP-16 |
询价 | ||
IDT |
22+ |
SOP |
5000 |
全新原装现货!自家库存! |
询价 | ||
IntegratedCircurtSystems |
24+ |
16pinTSSOP |
3200 |
绝对原装自家现货!真实库存!欢迎来电! |
询价 | ||
INTEGRATEDCI |
06+ |
原厂原装 |
17550 |
只做全新原装真实现货供应 |
询价 |