首页>HY57V658020B>规格书详情
HY57V658020B中文资料4 Banks x 2M x 8Bit Synchronous DRAM数据手册SK hynix规格书
HY57V658020B规格书详情
描述 Description
DESCRIPTION
The Hynix HY57V658020B is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY57V658020B is organized as 4banks of 2,097,152x8.
HY57V658020B is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or Full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.)FEATURES
• Single 3.3±0.3V power supply
• All device pins are compatible with LVTTL interface
• JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch
• All inputs and outputs referenced to positive edge of system clock
• Data mask function by DQM
• Internal four banks operation
• Auto refresh and self refresh
• 4096 refresh cycles / 64ms
• Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
• Programmable CAS Latency ; 2, 3 Clocks
特性 Features
• Single 3.3±0.3V power supply
• All device pins are compatible with LVTTL interface
• JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch
• All inputs and outputs referenced to positive edge of system clock
• Data mask function by DQM
• Internal four banks operation
• Auto refresh and self refresh
• 4096 refresh cycles / 64ms
• Programmable Burst Length and Burst Type
- 1, 2, 4, 8 or Full page for Sequential Burst
- 1, 2, 4 or 8 for Interleave Burst
• Programmable CAS Latency ; 2, 3 Clocks
技术参数
- 型号:
HY57V658020B
- 制造商:
HYNIX
- 制造商全称:
Hynix Semiconductor
- 功能描述:
4 Banks x 2M x 8Bit Synchronous DRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HYNIX |
24+ |
TQFP |
6980 |
原装现货,可开13%税票 |
询价 | ||
HYUNDAI |
2025+ |
TSOP |
3625 |
全新原厂原装产品、公司现货销售 |
询价 | ||
2023+ |
3000 |
进口原装现货 |
询价 | ||||
HYUNDAI |
24+ |
NA/ |
3346 |
原装现货,当天可交货,原型号开票 |
询价 | ||
HYNIX |
24+ |
TSOP |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
HUNDY |
BGAQFP |
6688 |
15 |
现货库存 |
询价 | ||
HYNIX |
25+ |
SOP |
2789 |
原装优势!绝对公司现货! |
询价 | ||
ALI |
23+ |
QFP |
6500 |
全新原装假一赔十 |
询价 | ||
HYNIX |
23+ |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | |||
24+ |
N/A |
62000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 |