首页>HM62W16255HLTT-15>规格书详情
HM62W16255HLTT-15中文资料日立数据手册PDF规格书
相关芯片规格书
更多- HM62W16255HI
- HM62W16255HCLJP-10
- HM62W16255HLJP-15
- HM62W16255H
- HM62W16255HCJP-10
- HM62W16255HC
- HM62W16255HJP-15
- HM62W16255HCLTT-10
- HM62W16255HLJP-12
- HM62V8512CLTT-7
- HM62V8512CLTT-7SL
- HM62W16255HLTT-12
- HM62V8512CLTTI-7
- HM62W16255HJPI-15
- HM62W16255HCTT-10
- HM62W16255HCJPI-12
- HM62W16255HCI
- HM62W16255CJPI12
HM62W16255HLTT-15规格书详情
描述 Description
The HM62W16255H is a 4-Mbit high speed static RAM organized 256-kword × 16-bit. It has realized high speed access time by employing CMOS process (4-transistor + 2-poly resistor memory cell)and high speed circuit designing technology. It is most appropriate for the application which requires high speed, high density memory and wide bit width configuration, such as cache and buffer memory in system. The HM62W16255H is packaged in 400-mil 44-pin SOJ and 400-mil 44-pin plastic TSOPII for high density surface mounting.
特性 Features
• Single 3.3 V supply: 3.3 V ± 0.3V
• Access time: 12/15 ns (max)
• Completely static memory
- No clock or timing strobe required
• Equal access and cycle times
• Directly TTL compatible
- All inputs and outputs
• Operating current: 180/160 mA (max)
• TTL standby current: 60/50 mA (max)
• CMOS standby current: 5 mA (max)
: 1mA (max) (L-version)
• Data retension current: 0.6 mA (max) (L-version)
• Data retension voltage: 2.0 V (min) (L-version)
• Center VCC and VSS type pinout
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HITACHI |
24+ |
NA/ |
16 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
HIT |
23+ |
SOJ |
100 |
原装正品现货 |
询价 | ||
HIT |
25+23+ |
SSOP |
9625 |
绝对原装正品全新进口深圳现货 |
询价 | ||
SAMSUNG |
22+ |
TSSOP |
8000 |
原装正品支持实单 |
询价 | ||
24+ |
SOP |
7003 |
询价 | ||||
HITACHI |
24+ |
TSOP |
48 |
原装现货假一赔十 |
询价 | ||
HITACHI/日立 |
2447 |
TSOP44 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
HIT |
23+ |
SOP |
5000 |
专注配单,只做原装进口现货 |
询价 | ||
HITACHI |
2023+ |
TSOP |
6895 |
原厂全新正品旗舰店优势现货 |
询价 | ||
HITACHI |
20+ |
TSOP |
2960 |
诚信交易大量库存现货 |
询价 |