HEF4522BP中文资料飞利浦数据手册PDF规格书
HEF4522BP规格书详情
DESCRIPTION
The HEF4522B is a synchronous programmable 4-bit BCD down counter with an active HIGH and an active LOW clock input (CP0, CP1), an asynchronous parallel load input (PL), four parallel inputs (P0 to P3), a cascade feedback input (CF), four buffered parallel outputs (O0 to O3), a terminal count output (TC) and an overriding asynchronous master reset input (MR).
This device is a programmable, cascadable down counter with a decoded TC output for divide-by-n applications. In single stage applications the TC output is connected to PL. CF allows cascade divide-by-n operation with no additional gates required.
Information on P0 to P3 is loaded into the counter while PL is HIGH, independent of all other input conditions except MR, which must be LOW. When PL and CP1 are LOW, the counter advances on a LOW to HIGH transition of CP0. When PL is LOW and CP0 is HIGH, the counter advances on a HIGH to LOW transition of CP1. TC is HIGH when the counter is in the zero state (O0 = O1 = O2 = O3 = LOW) and CF is HIGH and PL is LOW. A HIGH on MR resets the counter (O0 to O3 = LOW) independent of other input conditions.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
PHI |
23+ |
NA |
20000 |
全新原装假一赔十 |
询价 | ||
PHI |
2015+ |
DIP |
19889 |
一级代理原装现货,特价热卖! |
询价 | ||
恩XP |
11+ |
SOP16 |
1370 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
恩XP |
24+ |
SOP16 |
30000 |
公司新到进口原装现货假一赔十 |
询价 | ||
恩XP |
22+ |
SOP |
8000 |
原装正品支持实单 |
询价 | ||
PHI |
23+ |
SO-16 |
5500 |
现货,全新原装 |
询价 | ||
PHI |
24+ |
SOP |
45 |
询价 | |||
原厂 |
NA |
8650 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
恩XP |
23+ |
标准封装 |
6000 |
正规渠道,只有原装! |
询价 | ||
恩XP |
23+ |
DIP |
5000 |
原装正品,假一罚十 |
询价 |