HEF40195B中文资料飞利浦数据手册PDF规格书
HEF40195B规格书详情
DESCRIPTION
The HEF40195B is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four synchronous parallel data inputs (P0 to P3), two synchronous serial data inputs (J, K), a synchronous parallel enable input (PE), buffered parallel outputs from all 4-bit positions (O0 to O3), a buffered inverted output from the last bit position (O3) and an overriding asynchronous master reset input (MR).
Each register stage is of a D-type master-slave flip-flop. Operation is synchronous (except for MR) and is edge-triggered on the LOW to HIGH transition of the CP input. When PE is LOW, data are loaded into the register from P0 to P3 on the LOW to HIGH transition of CP. When PE is HIGH, data are shifted into the first register position from J and K and all the data in the register are shifted one position to the right on the LOW to HIGH transition of CP. D-type entry is obtained by interconnecting J and K. When J is HIGH and K is LOW, the first stage is in the toggle mode. When J is LOW and K is HIGH, the first stage is in the hold mode.
A LOW on MR resets all four bit positions (O0 to O3 = LOW, O3 = HIGH) independent of all other input conditions
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ST |
25+23+ |
DIP16 |
18642 |
绝对原装正品全新进口深圳现货 |
询价 | ||
PHI |
22+ |
DIP-16 |
8000 |
原装正品支持实单 |
询价 | ||
PHIL |
25+ |
QFP |
3200 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
PHI |
24+ |
DIP16 |
55 |
询价 | |||
HEF4019BP |
5800 |
5800 |
询价 | ||||
PH |
23+ |
SOP |
5000 |
原装正品,假一罚十 |
询价 | ||
PHI |
22+ |
CDIP |
11190 |
原装正品 |
询价 | ||
PHI |
24+ |
DIP-16 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
PHI |
23+ |
82+ |
6500 |
专注配单,只做原装进口现货 |
询价 | ||
PH |
1922+ |
DIP |
8200 |
莱克讯原厂货源每一片都来自原厂原装现货薄利多 |
询价 |