首页>H5TQ2G83CFR>规格书详情
H5TQ2G83CFR中文资料2Gb DDR3 SDRAM数据手册SK hynix规格书
H5TQ2G83CFR规格书详情
描述 Description
The H5TQ2G43CFR-xxC, H5TQ2G83CFR-xxC are a 2,147,483,648-bit CMOS Double Data Rate III (DDR3) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. SK hynix 2Gb DDR3 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.FEATURES
• VDD=VDDQ=1.5V +/- 0.075V
• Fully differential clock inputs (CK, CK) operation
• Differential Data Strobe (DQS, DQS)
• On chip DLL align DQ, DQS and DQS transition with CK
transition
• DM masks write data-in at the both rising and falling
edges of the data strobe
• All addresses and control inputs except data,
data strobes and data masks latched on the
rising edges of the clock
• Programmable CAS latency 5, 6, 7, 8, 9, 10, 11, 12, 13
and 14 supported
• Programmable additive latency 0, CL-1, and CL-2
supported
• Programmable CAS Write latency (CWL) = 5, 6, 7, 8, 9, 10
• Programmable burst length 4/8 with both nibble
sequential and interleave mode
• BL switch on the fly
• 8banks
• Average Refresh Cycle (Tcase of0 oC~ 95oC)
- 7.8 µs at 0oC ~ 85 oC
- 3.9 µs at 85oC ~ 95 oC
• JEDEC standard 78ball FBGA(x4/x8)
• Driver strength selected by EMRS
• Dynamic On Die Termination supported
• Asynchronous RESET pin supported
• ZQ calibration supported
• TDQS (Termination Data Strobe) supported (x8 only)
• Write Levelization supported
• 8 bit pre-fetch
• This product in compliance with the RoHS directive.
特性 Features
• VDD=VDDQ=1.5V +/- 0.075V
• Fully differential clock inputs (CK, CK) operation
• Differential Data Strobe (DQS, DQS)
• On chip DLL align DQ, DQS and DQS transition with CK
transition
• DM masks write data-in at the both rising and falling
edges of the data strobe
• All addresses and control inputs except data,
data strobes and data masks latched on the
rising edges of the clock
• Programmable CAS latency 5, 6, 7, 8, 9, 10, 11, 12, 13
and 14 supported
• Programmable additive latency 0, CL-1, and CL-2
supported
• Programmable CAS Write latency (CWL) = 5, 6, 7, 8, 9, 10
• Programmable burst length 4/8 with both nibble
sequential and interleave mode
• BL switch on the fly
• 8banks
• Average Refresh Cycle (Tcase of0 oC~ 95oC)
- 7.8 µs at 0oC ~ 85 oC
- 3.9 µs at 85oC ~ 95 oC
• JEDEC standard 78ball FBGA(x4/x8)
• Driver strength selected by EMRS
• Dynamic On Die Termination supported
• Asynchronous RESET pin supported
• ZQ calibration supported
• TDQS (Termination Data Strobe) supported (x8 only)
• Write Levelization supported
• 8 bit pre-fetch
• This product in compliance with the RoHS directive.
技术参数
- 型号:
H5TQ2G83CFR
- 制造商:
HYNIX
- 制造商全称:
Hynix Semiconductor
- 功能描述:
2Gb DDR3 SDRAM
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SK HYNIX |
24+ |
BGA |
39500 |
进口原装现货 支持实单价优 |
询价 | ||
HYNIX |
17+ |
BGA60 |
60000 |
保证进口原装可开17%增值税发票 |
询价 | ||
SK(海力士) |
25+ |
封装 |
500000 |
源自原厂成本,高价回收工厂呆滞 |
询价 | ||
HYNIX |
25+ |
BGA |
100 |
主营内存芯片 全新原装正品 |
询价 | ||
HYNIX/海力士 |
2447 |
FBGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
HYNIX |
12+ |
BGA |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
SKhynix |
24+ |
FBGA |
66800 |
原厂授权一级代理,专注汽车、医疗、工业、新能源! |
询价 | ||
HYNIX |
23+ |
BGA |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
HYNIX |
2023+ |
FBGA |
6893 |
十五年行业诚信经营,专注全新正品 |
询价 | ||
HYNIX |
23+ |
BGA |
47505 |
##公司主营品牌长期供应100%原装现货可含税提供技术 |
询价 |


