首页>H5PS2562GFRG7L>规格书详情
H5PS2562GFRG7L中文资料海力士数据手册PDF规格书
H5PS2562GFRG7L规格书详情
Key Features
• VDD ,VDDQ =1.8 +/- 0.1V
• All inputs and outputs are compatible with SSTL_18 interface
• Fully differential clock inputs (CK, /CK) operation
• Double data rate interface
• Source synchronous-data transaction aligned to bidirectional data strobe (DQS, DQS)
• Differential Data Strobe (DQS, DQS)
• Data outputs on DQS, DQS edges when read (edged DQ)
• Data inputs on DQS centers when write(centered DQ)
• On chip DLL align DQ, DQS and DQS transition with CK transition
• DM mask write data-in at the both rising and falling edges of the data strobe
• All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
• Programmable CAS latency 2, 3, 4, 5, 6 and 7 supported
• Programmable additive latency 0, 1, 2, 3, 4 and 5 supported
• Programmable burst length 4 / 8 with both nibble sequential and interleave mode
• Internal four bank operations with single pulsed RAS
• Auto refresh and self refresh supported
• tRAS lockout supported
• 8K refresh cycles /64ms
• JEDEC standard 84ball FBGA(x16) : 7.5mm x 12.5mm
• Full strength driver option controlled by EMRS
• On Die Termination supported
• Off Chip Driver Impedance Adjustment supported
• Self-Refresh High Temperature Entry
• Partial Array Self Refresh support
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
HYNIX |
24+ |
NA/ |
121 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
HYNIX |
11+ |
BGA |
121 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
HYNIX |
24+ |
BGA |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
HYNIX |
25+ |
BGA |
121 |
主营内存芯片 全新原装正品 |
询价 | ||
HYNIX |
23+ |
NA |
568 |
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品 |
询价 | ||
SKHYNIX/海力士 |
2450+ |
BGA |
9850 |
只做原厂原装正品现货或订货假一赔十! |
询价 | ||
HYNIX |
21+ |
BGA |
2105 |
询价 | |||
HYNIX |
25+ |
BGA |
30000 |
代理全新原装现货,价格优势 |
询价 | ||
HYNIX |
25+23+ |
BGA |
37512 |
绝对原装正品全新进口深圳现货 |
询价 | ||
HYNIX |
23+ |
BGA |
8560 |
受权代理!全新原装现货特价热卖! |
询价 |


