首页>H5PS1G83EFR-XXC>规格书详情
H5PS1G83EFR-XXC中文资料1Gb DDR2 SDRAM数据手册SK hynix规格书
H5PS1G83EFR-XXC规格书详情
描述 Description
Device Features & Ordering Information
Key
特性 Features
• VDD = 1.8 +/- 0.1V
• VDDQ = 1.8 +/- 0.1V
• All inputs and outputs are compatible with SSTL_18 interface
• 8 banks
• Fully differential clock inputs (CK, /CK) operation
• Double data rate interface
• Source synchronous-data transaction aligned to bidirectional data strobe (DQS, DQS)
• Differential Data Strobe (DQS, DQS)
• Data outputs on DQS, DQS edges when read (edged DQ)
• Data inputs on DQS centers when write (centered DQ)
• On chip DLL align DQ, DQS and DQS transition with CK transition
• DM mask write data-in at the both rising and falling edges of the data strobe
• All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
• Programmable CAS latency 3, 4, 5 and 6 supported
• Programmable additive latency 0, 1, 2, 3, 4 and 5 supported
• Programmable burst length 4/8 with both nibble sequential and interleave mode
• Internal eight bank operations with single pulsed RAS
• Auto refresh and self refresh supported
• tRAS lockout supported
• 8K refresh cycles /64ms
• JEDEC standard 60ball FBGA(x8)
• Full strength driver option controlled by EMR
• On Die Termination supported
• Off Chip Driver Impedance Adjustment supported
• Self-Refresh High Temperature Entry
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SKHYNIX/海力士 |
24+ |
BGA |
60100 |
郑重承诺只做原装进口现货 |
询价 | ||
HYNIX |
17+ |
BGA |
6200 |
100%原装正品现货 |
询价 | ||
HYNIX/海力士 |
23+ |
BGA |
98900 |
原厂原装正品现货!! |
询价 | ||
HYNIX |
25+ |
BGA |
860000 |
明嘉莱只做原装正品现货 |
询价 | ||
HYNIX |
23+ |
FBGA |
5000 |
原装正品,假一罚十 |
询价 | ||
HYNIX |
24+ |
FBGA |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
SAMSUNG |
17+ |
BGA |
60000 |
保证进口原装可开17%增值税发票 |
询价 | ||
HYNIX |
22+ |
BGA |
8000 |
原装正品支持实单 |
询价 | ||
HYNIX |
FBGA |
68500 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
HYNIX/海力士 |
25+ |
BGA |
996880 |
只做原装,欢迎来电资询 |
询价 |