首页>H5PS1G83EFR-S5P>规格书详情
H5PS1G83EFR-S5P中文资料海力士数据手册PDF规格书
H5PS1G83EFR-S5P规格书详情
Device Features & Ordering Information
Key Features
• VDD = 1.8 +/- 0.1V
• VDDQ = 1.8 +/- 0.1V
• All inputs and outputs are compatible with SSTL_18 interface
• 8 banks
• Fully differential clock inputs (CK, /CK) operation
• Double data rate interface
• Source synchronous-data transaction aligned to bidirectional data strobe (DQS, DQS)
• Differential Data Strobe (DQS, DQS)
• Data outputs on DQS, DQS edges when read (edged DQ)
• Data inputs on DQS centers when write (centered DQ)
• On chip DLL align DQ, DQS and DQS transition with CK transition
• DM mask write data-in at the both rising and falling edges of the data strobe
• All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
• Programmable CAS latency 3, 4, 5 and 6 supported
• Programmable additive latency 0, 1, 2, 3, 4 and 5 supported
• Programmable burst length 4/8 with both nibble sequential and interleave mode
• Internal eight bank operations with single pulsed RAS
• Auto refresh and self refresh supported
• tRAS lockout supported
• 8K refresh cycles /64ms
• JEDEC standard 60ball FBGA(x8)
• Full strength driver option controlled by EMR
• On Die Termination supported
• Off Chip Driver Impedance Adjustment supported
• Self-Refresh High Temperature Entry
产品属性
- 型号:
H5PS1G83EFR-S5P
- 制造商:
HYNIX
- 制造商全称:
Hynix Semiconductor
- 功能描述:
1Gb DDR2 SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HYNIX |
2016+ |
FBGA |
3200 |
只做原装,假一罚十,公司优势内存型号! |
询价 | ||
2017+ |
BGA |
6528 |
只做原装正品假一赔十! |
询价 | |||
HYNIX |
FBGA |
68500 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
HYNIX |
22+ |
BGA |
20000 |
原装正品现货 |
询价 | ||
HYNIX |
25+ |
BGA |
3000 |
原厂原装,价格优势 |
询价 | ||
HYINX |
17+ |
BGA |
6200 |
100%原装正品现货 |
询价 | ||
HYNIX |
21+ |
BGA |
12588 |
原装正品,自己库存 假一罚十 |
询价 | ||
HYNIX |
23+ |
FBGA60 |
8000 |
原装正品,假一罚十 |
询价 | ||
SKHYNIX/海力士 |
22+ |
FBGA60 |
18000 |
原装正品 |
询价 | ||
HYNIX |
18+ |
BGA |
85600 |
保证进口原装可开17%增值税发票 |
询价 |