首页>H5PS1G63EFR-S5P>规格书详情
H5PS1G63EFR-S5P中文资料海力士数据手册PDF规格书
H5PS1G63EFR-S5P规格书详情
描述 Description
Device Features & Ordering Information
Key Features
• VDD = 1.8 +/- 0.1V
• VDDQ = 1.8 +/- 0.1V
• All inputs and outputs are compatible with SSTL_18 interface
•8 banks
• Fully differential clock inputs (CK, /CK) operation
• Double data rate interface
• Source synchronous-data transaction aligned to bidirectional data strobe (DQS, DQS)
• Differential Data Strobe (DQS, DQS)
• Data outputs on DQS, DQSedges when read (edged DQ)
• Data inputs on DQS centers when write (centered DQ)
• On chip DLL align DQ, DQS and DQStransition with CK transition
• DM mask write data-in at the both rising and falling edges of the data strobe
• All addresses and control inputs except data, data strobes and data masks latched on the rising
edges of the clock
• Programmable CAS latency 3, 4, 5 and 6 supported
• Programmable additive latency 0, 1, 2, 3, 4 and 5 supported
• Programmable burst length 4/8 with bothnibble sequential and interleave mode
• Internal eight bank operations with single pulsed RAS
• Auto refresh and self refresh supported
• tRAS lockout supported
• 8K refresh cycles /64ms
• JEDEC standard 84ball FBGA(x16)
• Full strength driver option controlled by EMR
• On Die Termination supported
• Off Chip Driver Impedance Adjustment supported
• Self-Refresh High Temperature Entry
产品属性
- 型号:
H5PS1G63EFR-S5P
- 制造商:
HYNIX
- 制造商全称:
Hynix Semiconductor
- 功能描述:
1Gb DDR2 SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HYINX |
0918+ |
BGA |
11783 |
只做原厂原装,认准宝芯创配单专家 |
询价 | ||
HYNIX |
23+24 |
BGA |
3980 |
主营原装存储,可编程逻辑微处理芯片 |
询价 | ||
HYNIX/海力士 |
24+ |
FBGA84 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
HYINX |
16+ |
BGA |
57 |
全新原装现货 |
询价 | ||
HYINX |
1902+ |
BGA |
2734 |
代理品牌 |
询价 | ||
24+ |
QFP |
36500 |
原装现货/放心购买 |
询价 | |||
HYNIX |
2022+ |
32 |
全新原装 货期两周 |
询价 | |||
HYNIX |
23+ |
BGA |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
HYNIX |
17+ |
NA |
9998 |
全新原装现货 |
询价 | ||
HYNIX/海力士 |
25+ |
BGA |
996880 |
只做原装,欢迎来电资询 |
询价 |