首页>H5AN8G6NCJR-XXC>规格书详情
H5AN8G6NCJR-XXC中文资料ETC数据手册PDF规格书
H5AN8G6NCJR-XXC规格书详情
FEATURES
• VDD=VDDQ=1.2V +/- 0.06V
• Fully differential clock inputs (CK, CK) operation
• Differential Data Strobe (DQS, DQS)
• On chip DLL align DQ, DQS and DQS transition with CK
transition
• DM masks write data-in at the both rising and falling
edges of the data strobe
• All addresses and control inputs except data, data
strobes and data masks latched on the rising edges of
the clock
• Programmable CAS latency 9, 10, 11, 12, 13, 14, 15,
16, 17, 18, 19 and 20 supported
• Programmable additive latency 0, CL-1, and CL-2
supported (x4/x8 only)
• Programmable CAS Write latency (CWL) = 9, 10, 11,
12, 14, 16, 18
• Programmable burst length 4/8 with both nibble
sequential and interleave mode
• BL switch on the fly
• 16banks
• Average Refresh Cycle (Tcase of 0 oC~ 95 oC)
- 7.8 μs at 0oC ~ 85 oC
- 3.9 μs at 85oC ~ 95 oC
• JEDEC standard 78ball FBGA(x4/x8), 78ball FBGA(x16)
• Driver strength selected by MRS
• Dynamic On Die Termination supported
• Two Termination States such as RTT_PARK and
RTT_NOM switchable by ODT pin
• Asynchronous RESET pin supported
• ZQ calibration supported
• TDQS (Termination Data Strobe) supported (x8 only)
• Write Levelization supported
• 8 bit pre-fetch
• This product in compliance with the RoHS directive.
• Internal Vref DQ level generation is available
• Write CRC is supported at all speed grades
• Maximum Power Saving Mode is supported
• TCAR(Temperature Controlled Auto Refresh) mode is
supported
• LP ASR(Low Power Auto Self Refresh) mode is supported
• Fine Granularity Refresh is supported
• Per DRAM Addressability is supported
• Geardown Mode(1/2 rate, 1/4 rate) is supported
• Programable Preamble for read and write is supported
• Self Refresh Abort is supported
• CA parity (Command/Address Parity) mode is supported
• Bank Grouping is applied, and CAS to CAS latency
(tCCD_L, tCCD_S) for the banks in the same or different
bank group accesses are available
• DBI(Data Bus Inversion) is supported(x8)
• This product consist of a half chip of 8Gb die
• A15 address pin is fixed as Low or High
• Support X8 mode only
• tRFC2min and tRFC4min have longer spec value than
normal 4Gb die (Table12)
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
SKHYNIX/海力士 |
24+ |
FBGA |
9000 |
只做原装正品 有挂有货 假一赔十 |
询价 | ||
SKHYNIX/海力士 |
24+ |
FBGA |
43200 |
郑重承诺只做原装进口现货 |
询价 | ||
SKHYNIX/海力士 |
22+ |
BGA |
700 |
原装正品 |
询价 | ||
SKHYNIX/海力士 |
2450+ |
FBGA |
6540 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | ||
SKHYNIX/海力士 |
25+ |
BGA |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
SKHYNIX/海力士 |
23+ |
FBGA |
70000 |
专注配单,只做原装进口现货 |
询价 | ||
SK(海力士) |
25+ |
封装 |
500000 |
源自原厂成本,高价回收工厂呆滞 |
询价 | ||
SKHYNIX/海力士 |
25+ |
FBGA96 |
65248 |
百分百原装现货 实单必成 |
询价 | ||
HYNIX/海力士 |
23+ |
FBGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
Hynix |
24+ |
N/A |
1240 |
原装原装原装 |
询价 |


