首页>H5AN8G4NCJR>规格书详情
H5AN8G4NCJR数据手册SK hynix中文资料规格书
H5AN8G4NCJR规格书详情
描述 Description
The H5AN8G4NCJR-xxC, H5AN8G8NCJR-xxC and H5AN8G6NCJR-xxC are a 8Gb CMOS Double Data Rate IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. SK hynix 8Gb DDR4 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.
特性 Features
• VDD=VDDQ=1.2V +/- 0.06V
• Fully differential clock inputs (CK, CK) operation
• Differential Data Strobe (DQS, DQS)
• On chip DLL align DQ, DQS and DQS transition with CK transition
• DM masks write data-in at the both rising and falling edges of the data strobe
• All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
• Programmable CAS latency 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19 and 20 supported
• Programmable additive latency 0, CL-1, and CL-2 supported (x4/x8 only)
• Programmable CAS Write latency (CWL) = 9, 10, 11, 12, 14, 16, 18
• Programmable burst length 4/8 with both nibble sequential and interleave mode
• BL switch on the fly
• 16banks
• Average Refresh Cycle (Tcase of 0 oC~ 95 oC)- 7.8 μs at 0oC ~ 85 oC- 3.9 μs at 85oC ~ 95 oC
• JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)
• Driver strength selected by MRS
• Dynamic On Die Termination supported
• Two Termination States such as RTT_PARK and RTT_NOM switchable by ODT pin
• Asynchronous RESET pin supported
• ZQ calibration supported
• TDQS (Termination Data Strobe) supported (x8 only)
• Write Levelization supported
• 8 bit pre-fetch
• This product in compliance with the RoHS directive.
• Internal Vref DQ level generation is available
• Write CRC is supported at all speed grades
• Maximum Power Saving Mode is supported
• TCAR(Temperature Controlled Auto Refresh) mode is supported
• LP ASR(Low Power Auto Self Refresh) mode is supported
• Fine Granularity Refresh is supported
• Per DRAM Addressability is supported
• Geardown Mode(1/2 rate, 1/4 rate) is supported
• Programable Preamble for read and write is supported
• Self Refresh Abort is supported
• CA parity (Command/Address Parity) mode is supported
• Bank Grouping is applied, and CAS to CAS latency (tCCD_L, tCCD_S) for the banks in the same or different bank group accesses are available
• DBI(Data Bus Inversion) is supported(x8)
技术参数
- 制造商编号
:H5AN8G4NCJR
- 生产厂家
:SK hynix
- Org.
:x4
- Vol
:1.2V
- Speed
:UH/VK/WM/XN
- Power
:Normal Power
- PKG
:FBGA
- Product Status
:Engineering sample
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SKHYNIX/海力士 |
25+ |
BGA |
54648 |
百分百原装现货 实单必成 欢迎询价 |
询价 | ||
SKHYNIX |
24+ |
BGA |
990000 |
明嘉莱只做原装正品现货 |
询价 | ||
Hynix |
1844+ |
FBGA |
6528 |
只做原装正品假一赔十为客户做到零风险!! |
询价 | ||
SK hynix |
23+ |
BGA |
3200 |
正规渠道,只有原装! |
询价 | ||
SKHYNIX |
24+ |
BGA |
20000 |
原装正品保障-原包原盒可含税-深港可交货 |
询价 | ||
NA |
23+ |
NA |
26094 |
10年以上分销经验原装进口正品,做服务型企业 |
询价 | ||
SKHYINX |
23+ |
BGA |
12500 |
全新原装现货,假一赔十 |
询价 | ||
SKNYNIX |
24+ |
BGA |
30000 |
房间原装现货特价热卖,有单详谈 |
询价 | ||
SAMSUNG |
23+ |
FBGA |
5000 |
原装正品!假一罚十! |
询价 | ||
SKHYNIX |
22+ |
BGA |
12000 |
只做原装、原厂优势渠道、假一赔十 |
询价 |