首页>H5AN4G6NMFR>规格书详情
H5AN4G6NMFR中文资料DDR4 SDRAM数据手册SK hynix规格书
H5AN4G6NMFR规格书详情
描述 Description
The H5AN4G4NMFR-xxC, H5AN4G8NMFR-xxC and H5AN4G6NMFR-xxC are a 4Gb CMOS Double Data Rate IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. SK hynix 4Gb DDR4 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.
特性 Features
• VDD=VDDQ=1.2V +/- 0.06V
• Fully differential clock inputs (CK, CK) operation
• Differential Data Strobe (DQS, DQS)
• On chip DLL align DQ, DQS and DQS transition with CK transition
• DM masks write data-in at the both rising and falling edges of the data strobe
• All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
• Programmable CAS latency 9, 11, 12, 13, 14, 15 and 16, 18 supported
• Programmable additive latency 0, CL-1, and CL-2 supported (x4/x8/x16)
• Programmable CAS Write latency (CWL) = 9, 10, 11, 12, 14, 16
• Programmable burst length 4/8 with both nibble sequential and interleave mode
• BL switch on the fly
• 16banks
• Average Refresh Cycle (Tcase of 0 oC~ 95 oC)- 7.8 μs at 0oC ~ 85 oC- 3.9 μs at 85oC ~ 95 oC
• JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)
• Driver strength selected by MRS
• Dynamic On Die Termination supported
• Two Termination States such as RTT_PARK and RTT_NOM switchable by ODT pin
• Asynchronous RESET pin supported
• ZQ calibration supported
• TDQS (Termination Data Strobe) supported (x8 only)
• Write Levelization supported
• 8 bit pre-fetch
• This product in compliance with the RoHS directive.
• Internal Vref DQ level generation is available
• Write CRC is supported at all speed grades
• Maximum Power Saving Mode is supported
• TCAR(Temperature Controlled Auto Refresh) mode is supported
• LP ASR(Low Power Auto Self Refresh) mode is supported
• Fine Granularity Refresh is supported
• Per DRAM Addressability is supported
• Geardown Mode(1/2 rate, 1/4 rate) is supported
• Programable Preamble for read and write is supported
• Self Refresh Abort is supported
• CA parity (Command/Address Parity) mode is supported
• Bank Grouping is applied, and CAS to CAS latency (tCCD_L, tCCD_S) for the banks in the same or different bank group accesses are available
• DBI(Data Bus Inversion) is supported(x8)
技术参数
- 制造商编号
:H5AN4G6NMFR
- 生产厂家
:SK hynix
- Org.
:x16
- Vol
:1.2V
- Speed
:PB/RD/TF/UG
- Power
:Normal Power
- PKG
:FBGA
- Product Status
:Mass production
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HYNIX |
24+ |
NA/ |
87 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
HYNIX |
20+ |
BGA |
67500 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
HYNIX |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
HYNIX |
2016+ |
BGA |
1980 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
HYNIX |
23+ |
BGA |
12500 |
全新原装现货,假一赔十 |
询价 | ||
HYNIX |
25+23+ |
BGA |
44070 |
绝对原装正品全新进口深圳现货 |
询价 | ||
HYNIX |
专业铁帽 |
BGA |
5 |
原装铁帽专营,代理渠道量大可订货 |
询价 | ||
HYNIX |
21+ |
BGA |
7500 |
只做原装所有货源可以追溯原厂 |
询价 | ||
HYNIX/海力士 |
22+ |
BGA |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
SKHYNIC |
23+ |
FBGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 |