首页>FW802A-DB>规格书详情

FW802A-DB中文资料agere数据手册PDF规格书

PDF无图
厂商型号

FW802A-DB

功能描述

Low-Power PHY IEEE 1394A-2000 Two-Cable Transceiver/Arbiter Device

文件大小

397.43 Kbytes

页面数量

24

生产厂商

agere

网址

网址

数据手册

下载地址一下载地址二

更新时间

2025-10-6 11:01:00

人工找货

FW802A-DB价格和库存,欢迎联系客服免费人工找货

FW802A-DB规格书详情

描述 Description

The Agere Systems Inc. FW802A device provides the analog physical layer functions needed to implement a two-port node in a cable-based IEEE 1394-1995 and IEEE 1394a-2000 network.

Distinguishing Features

■ Compliant with IEEE Standard 1394a-2000, IEEE Standard for a High Performance Serial Bus Amendment 1.

■ Low-power consumption during powerdown or microlow-power sleep mode.

■ Supports extended BIAS_HANDSHAKE time for enhanced interoperability with camcorders.

■ While unpowered and connected to the bus, will not drive TPBIAS on a connected port even if receiving incoming bias voltage on that port.

■ Does not require external filter capacitors for PLL.

■ Does not require a separate 5 V supply for 5 V link controller interoperability.

■ Interoperable across 1394 cable with 1394 physical layers (PHY) using 5 V supplies.

■ Interoperable with 1394 link-layer controllers using 5 V supplies.

■ 1394a-2000 compliant common mode noise filter on incoming TPBIAS.

■ Powerdown features to conserve energy in batterypowered applications include:

— Device powerdown pin.

— Link interface disable using LPS.

— Inactive ports power down.

— Automatic microlow-power sleep mode during suspend.

■ Interface to link-layer controller supports Annex J electrical isolation as well as bus-keeper isolation.

特性 Features

■ Provides two fully compliant cable ports at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s.

■ Fully supports OHCI requirements.

■ Supports arbitrated short bus reset to improve utilization of the bus.

■ Supports ack-accelerated arbitration and fly-by concatenation.

■ Supports connection debounce.

■ Supports multispeed packet concatenation.

■ Supports PHY pinging and remote PHY access packets.

■ Fully supports suspend/resume.

■ Supports PHY-link interface initialization and reset.

■ Supports 1394a-2000 register set.

■ Supports LPS/link-on as a part of PHY-link interface.

■ Supports provisions of IEEE 1394-1995 Standard for a High Performance Serial Bus.

■ Fully interoperable with FireWire† implementation of IEEE 1394-1995.

■ Reports cable power fail interrupt when voltage at CPS pin falls below 7.5 V.

■ Separate cable bias and driver termination voltage supply for each port.

■ Meets Intel‡ Mobile Power Guideline 2000.

Other Features

■ 64-pin TQFP package.

■ Single 3.3 V supply operation.

■ Data interface to link-layer controller provided through 2/4/8 parallel lines at 50 Mbits/s.

■ 25 MHz crystal oscillator and PLL provide transmit/ receive data at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s, and link-layer controller clock at 50 MHz.

■ Node power-class information signaling for system power management.

■ Multiple separate package signals provided for analog and digital supplies and grounds.

产品属性

  • 型号:

    FW802A-DB

  • 制造商:

    AGERE

  • 制造商全称:

    AGERE

  • 功能描述:

    Low-Power PHY IEEE 1394A-2000 Two-Cable Transceiver/Arbiter Device

供应商 型号 品牌 批号 封装 库存 备注 价格
AGERE
23+
TQFP64
69396
##公司主营品牌长期供应100%原装现货可含税提供技术
询价
AGERE
23+
TQFP64
50000
全新原装正品现货,支持订货
询价
AGERE
24+
QFP
85
询价
AGERE
23+
TSSOP
4000
正品原装货价格低
询价
AGERE
20+
TQFP64
500
样品可出,优势库存欢迎实单
询价
AGERE
24+
TQFP-64
9600
原装现货,优势供应,支持实单!
询价
AGERE
22+
TQFP64
5000
全新原装现货!价格优惠!可长期
询价
AGERE
2022+
QFP64
1500
原厂代理 终端免费提供样品
询价
AGERE
24+
TQFP64
65200
一级代理/放心采购
询价
INTEL
09+
1218
全新进口原装
询价