首页>FLEX10K>规格书详情

FLEX10K中文资料Embedded Programmable Logic Device Family数据手册Intel规格书

PDF无图
厂商型号

FLEX10K

功能描述

Embedded Programmable Logic Device Family

制造商

Intel Intel Corporation

中文名称

英特尔

数据手册

下载地址下载地址二

更新时间

2025-9-25 23:01:00

人工找货

FLEX10K价格和库存,欢迎联系客服免费人工找货

FLEX10K规格书详情

描述 Description

General Description
Altera’s FLEX 10K devices are the industry’s first embedded PLDs. Based on reconfigurable CMOS SRAM elements, the Flexible Logic Element MatriX (FLEX) architecture incorporates all features necessary to implement common gate array megafunctions. With up to 250,000 gates, the FLEX 10K family provides the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.
FLEX 10K devices are reconfigurable, which allows 100%testing prior to shipment. As a result, the designer is not required to generate test vectors for fault coverage purposes. Additionally, the designer does not need to manage inventories of different ASIC designs; FLEX 10K devices can be
configured on the board for the specific functionality required.Features...
■ The industry’s first embedded programmable logic device (PLD) family, providing System-on-a-Programmable-Chip (SOPC) integration
– Embedded array for implementing megafunctions, such as efficient memory and specialized logic functions
– Logic array for general logic functions
■ High density
– 10,000 to 250,000 typical gates (see Tables 1and 2)
– Up to 40,960 RAM bits; 2,048 bits per embedded array block (EAB), all of which can be used without reducing logic capacity
■ System-level features
– MultiVoltTM I/O interface support
– 5.0-V tolerant input pins in FLEX® 10KA devices
– Low power consumption (typical specification less than 0.5 mA in standby mode for most devices)
– FLEX 10K and FLEX 10KA devices support peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2
– FLEX 10KA devices include pull-up clamping diode, selectable on a pin-by-pin basis for 3.3-V PCI compliance
– Select FLEX 10KA devices support 5.0-V PCI buses with eight or fewer loads
– Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990, available without consuming any device logic
– Devices are fabricated on advanced processes and operate with a 3.3-V or 5.0-V supply voltage (see Table 3
– In-circuit reconfigurability (ICR) via external configuration device, intelligent controller, or JTAG port
– ClockLockTM and ClockBoostTM options for reduced clock delay/skew and clock multiplication
– Built-in low-skew clock distribution trees
– 100%functional testing of all devices; test vectors or scan chains are not required
■ Flexible interconnect
–FastTrack®Interconnect continuous routing structure for fast, predictable interconnect delays
– Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
– Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
– Tri-state emulation that implements internal tri-state buses
– Up to six global clock signals and four global clear signals
■ Powerful I/O pins
– Individual tri-state output enable control for each pin
– Open-drain option on each I/O pin
– Programmable output slew-rate control to reduce switching noise
– FLEX 10KA devices support hot-socketing
■ Peripheral register for fast setup and clock-to-output delay
■ Flexible package options
– Available in a variety of packages with 84 to 600 pins (see Tables 4and 5)
– Pin-compatibility with other FLEX 10K devices in the same package
– FineLine BGATM packages maximize board space efficiency
■ Software design support and automatic place-and-route provided by Altera development systems for Windows-based PCs and Sun SPARCstation, HP 9000 Series 700/800 workstations
■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

特性 Features

– MultiVoltTM I/O interface support
– 5.0-V tolerant input pins in FLEX® 10KA devices
– Low power consumption (typical specification less than 0.5 mA in standby mode for most devices)
– FLEX 10K and FLEX 10KA devices support peripheral component interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2
– FLEX 10KA devices include pull-up clamping diode, selectable on a pin-by-pin basis for 3.3-V PCI compliance
– Select FLEX 10KA devices support 5.0-V PCI buses with eight or fewer loads
– Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990, available without consuming any device logic
– Devices are fabricated on advanced processes and operate with a 3.3-V or 5.0-V supply voltage (see Table 3
– In-circuit reconfigurability (ICR) via external configuration device, intelligent controller, or JTAG port
– ClockLockTM and ClockBoostTM options for reduced clock delay/skew and clock multiplication
– Built-in low-skew clock distribution trees
– 100%functional testing of all devices; test vectors or scan chains are not required
■ Flexible interconnect
–FastTrack®Interconnect continuous routing structure for fast, predictable interconnect delays
– Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
– Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
– Tri-state emulation that implements internal tri-state buses
– Up to six global clock signals and four global clear signals
■ Powerful I/O pins
– Individual tri-state output enable control for each pin
– Open-drain option on each I/O pin
– Programmable output slew-rate control to reduce switching noise
– FLEX 10KA devices support hot-socketing
■ Peripheral register for fast setup and clock-to-output delay
■ Flexible package options
– Available in a variety of packages with 84 to 600 pins (see Tables 4and 5)
– Pin-compatibility with other FLEX 10K devices in the same package
– FineLine BGATM packages maximize board space efficiency
■ Software design support and automatic place-and-route provided by Altera development systems for Windows-based PCs and Sun SPARCstation, HP 9000 Series 700/800 workstations
■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

技术参数

  • 型号:

    FLEX10K

  • 制造商:

    ALTERA

  • 制造商全称:

    Altera Corporation

  • 功能描述:

    Embedded Programmable Logic Device

供应商 型号 品牌 批号 封装 库存 备注 价格
HAMLIN
24+
NA/
63250
原装现货,当天可交货,原型号开票
询价
Littelfuse(美国力特)
24+
插件
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
HAMLIN
25+
DIP
120000
原装正品,假一罚十!
询价
LITTELFUSE/力特
21+
DIP
30000
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
LITTELFUSE
原厂封装
9800
原装进口公司现货假一赔百
询价
LITTELFUSE/力特
23+
DIP
93000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
LITTELFUSE
23+
DIP2
10500
原厂原装正品
询价
LITTELFUSE/力特
2450+
DIP
6540
只做原厂原装现货或订货假一赔十!
询价
LITTELFUSE/力特
25+
DIP
880000
明嘉莱只做原装正品现货
询价
Littelfuse
23+
电路保护
5864
原装原标原盒 给价就出 全网最低
询价