首页>EPM7128STC100-15>规格书详情
EPM7128STC100-15集成电路(IC)的CPLD(复杂可编程逻辑器件)规格书PDF中文资料

厂商型号 |
EPM7128STC100-15 |
参数属性 | EPM7128STC100-15 封装/外壳为100-TQFP;包装为托盘;类别为集成电路(IC)的CPLD(复杂可编程逻辑器件);产品描述:IC CPLD 128MC 15NS 100TQFP |
功能描述 | Programmable Logic Device Family |
封装外壳 | 100-TQFP |
文件大小 |
1.4977 Mbytes |
页面数量 |
66 页 |
生产厂商 | Altera Corporation |
企业简称 |
Altera【阿尔特】 |
中文名称 | 阿尔特拉公司官网 |
原厂标识 | ![]() |
数据手册 | |
更新时间 | 2025-5-25 23:35:00 |
人工找货 | EPM7128STC100-15价格和库存,欢迎联系客服免费人工找货 |
EPM7128STC100-15规格书详情
General Description
The MAX 7000 family of high-density, high-performance PLDs is based on Altera’s second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2. See Table 3 for available speed grades.
The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate.
In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4.
Features...
■ High-performance, EEPROM-based programmable logic devices (PLDs) based on second-generation MAX® architecture
■ 5.0-V in-system programmability (ISP) through the built-in IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in MAX 7000S devices
– ISP circuitry compatible with IEEE Std. 1532
■ Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S devices
■ Built-in JTAG boundary-scan test (BST) circuitry in MAX 7000S devices with 128 or more macrocells
■ Complete EPLD family with logic densities ranging from 600 to 5,000 usable gates (see Tables 1 and 2)
■ 5-ns pin-to-pin logic delays with up to 175.4-MHz counter frequencies (including interconnect)
■ PCI-compliant devices available
■ Open-drain output option in MAX 7000S devices
■ Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
■ Programmable power-saving mode for a reduction of over 50 in each macrocell
■ Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
■ 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages
■ Programmable security bit for protection of proprietary designs
■ 3.3-V or 5.0-V operation
– MultiVoltTM I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages)
– Pin compatible with low-voltage MAX 7000A and MAX 7000B devices
■ Enhanced features available in MAX 7000E and MAX 7000S devices
– Six pin- or logic-driven output enable signals
– Two global clock signals with optional inversion
– Enhanced interconnect resources for improved routability
– Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
– Programmable output slew-rate control
■ Software design support and automatic place-and-route provided by Altera’s development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations
■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest
■ Programming support
– Altera’s Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices
– The BitBlaster™ serial download cable, ByteBlasterMV™ parallel port download cable, and MasterBlaster™ serial/universal serial bus (USB) download cable program MAX 7000S devices
产品属性
- 产品编号:
EPM7128STC100-15
- 制造商:
Intel
- 类别:
集成电路(IC) > CPLD(复杂可编程逻辑器件)
- 系列:
MAX® 7000S
- 包装:
托盘
- 可编程类型:
系统内可编程
- 供电电压 - 内部:
4.75V ~ 5.25V
- 工作温度:
0°C ~ 70°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
100-TQFP
- 供应商器件封装:
100-TQFP(14x14)
- 描述:
IC CPLD 128MC 15NS 100TQFP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ALTERA/阿尔特拉 |
24+ |
QFP100 |
8000 |
只做原装正品现货 |
询价 | ||
ALTERA |
24+ |
QFP100 |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
ALTERA/阿尔特拉 |
25+ |
QFP-100 |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
Altera/阿尔特拉 |
25+ |
原厂封装 |
10280 |
原厂授权一级代理,专注军工、汽车、医疗、工业、新能源、电力! |
询价 | ||
ALTERA/阿尔特拉 |
2023+ |
TQFP |
3612 |
十五年行业诚信经营,专注全新正品 |
询价 | ||
ALTERA/阿尔特拉 |
24+ |
TQFP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
ALTERA |
22+ |
QFP100 |
2200 |
原装现货,假一罚十 |
询价 | ||
ALTERA/阿尔特拉 |
08+ |
TQFP |
35 |
询价 | |||
ALTERA |
24+ |
QFP100 |
8750 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
ALTERA/阿尔特拉 |
25+ |
QFP100 |
880000 |
明嘉莱只做原装正品现货 |
询价 |