EP2C5集成电路(IC)的FPGA(现场可编程门阵列)规格书PDF中文资料
相关芯片规格书
更多EP2C5规格书详情
Introduction
Following the immensely successful first-generation Cyclone® device family, Altera® Cyclone II FPGAs extend the low-cost FPGA density range to 68,416 logic elements (LEs) and provide up to 622 usable I/O pins and up to 1.1 Mbits of embedded memory. Cyclone II FPGAs are manufactured on 300-mm wafers using TSMCs 90-nm low-k dielectric process to ensure rapid availability and low cost.
Features The Cyclone II device family offers the following features:
■ High-density architecture with 4,608 to 68,416 LEs
● M4K embedded memory blocks
● Up to 1.1 Mbits of RAM available without reducing available logic
● 4,096 memory bits per block (4,608 bits per block including 512 parity bits)
● Variable port configurations of ×1, ×2, ×4, ×8, ×9, ×16, ×18, ×32, and ×36
● True dual-port (one read and one write, two reads, or two writes) operation for ×1, ×2, ×4, ×8, ×9, ×16, and ×18 modes
● Byte enables for data input masking during writes
● Up to 260-MHz operation
■ Embedded multipliers
● Up to 150 18- × 18-bit multipliers are each configurable as two independent 9- × 9-bit multipliers with up to 250-MHz performance
● Optional input and output registers
■ Advanced I/O support
● High-speed differential I/O standard support, including LVDS, RSDS, mini-LVDS, LVPECL, differential HSTL, and differential SSTL
● Single-ended I/O standard support, including 2.5-V and 1.8-V, SSTL class I and II, 1.8-V and 1.5-V HSTL class I and II, 3.3-V PCI and PCI-X 1.0, 3.3-, 2.5-, 1.8-, and 1.5-V LVCMOS, and 3.3-, 2.5-, and 1.8-V LVTTL
● Peripheral Component Interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 3.0 compliance for 3.3-V operation at 33 or 66 MHz for 32- or 64-bit interfaces
● PCI Express with an external TI PHY and an Altera PCI Express ×1 Megacore® function
● 133-MHz PCI-X 1.0 specification compatibility
● High-speed external memory support, including DDR, DDR2, and SDR SDRAM, and QDRII SRAM supported by drop in Altera IP MegaCore functions for ease of use
● Three dedicated registers per I/O element (IOE): one input register, one output register, and one output-enable register
● Programmable bus-hold feature
● Programmable output drive strength feature
● Programmable delays from the pin to the IOE or logic array
● I/O bank grouping for unique VCCIO and/or VREF bank settings
● MultiVolt™ I/O standard support for 1.5-, 1.8-, 2.5-, and 3.3-interfaces
● Hot-socketing operation support
● Tri-state with weak pull-up on I/O pins before and during configuration
● Programmable open-drain outputs
● Series on-chip termination support
(Continue ...)
产品属性
- 产品编号:
EP2C50F484C6N
- 制造商:
Intel
- 类别:
集成电路(IC) > FPGA(现场可编程门阵列)
- 系列:
Cyclone® II
- 包装:
托盘
- 电压 - 供电:
1.15V ~ 1.25V
- 安装类型:
表面贴装型
- 工作温度:
0°C ~ 85°C(TJ)
- 封装/外壳:
484-BGA
- 供应商器件封装:
484-FBGA(23x23)
- 描述:
IC FPGA 294 I/O 484FBGA
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ALTERA |
06+ |
原装 |
35 |
原装进口 |
询价 | ||
ALTERA/阿尔特拉 |
2020+ |
BGA |
420 |
原装现货,优势渠道订货假一赔十 |
询价 | ||
ATLERA |
24+ |
TQFP |
8985 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
ALTERA |
1950+ |
QFP |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
ALTERA |
18+ |
TQFP144 |
26246 |
全新原装现货,可出样品,可开增值税发票 |
询价 | ||
ALTERA |
BGA |
05+ |
2590 |
全新原装进口自己库存优势 |
询价 | ||
ALTREA |
20+ |
QFP144 |
67500 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
ALTERA |
24+ |
TQFP |
6980 |
原装现货,可开13%税票 |
询价 | ||
ALTEAR |
1902+ |
QFP208 |
2734 |
代理品牌 |
询价 | ||
NA |
23+ |
NA |
26094 |
10年以上分销经验原装进口正品,做服务型企业 |
询价 |
相关库存
更多- EP2C35A8U324I8N
- EP2C35F484C8N
- EP2C35F484C7N
- EP2C35F484I8N
- EP2C35F484C8
- EP2C35F672C8N
- EP2C35F672I8N
- EP2C50
- EP2C50A15Q324C6ES
- EP2C50A15F324C8ES
- EP2C50A15F324C6ES
- EP2C50A15Q324C7ES
- EP2C50A15F324I6ES
- EP2C50A15Q324C8ES
- EP2C50A15F324I7ES
- EP2C50A15F324C6N
- EP2C50A15F324I6N
- EP2C50A15F324I8ES
- EP2C50A15F324I7N
- EP2C50A15Q324C6N
- EP2C50
- EP2C50A15Q324C7N
- EP2C50A15F324C8N
- EP2C50A15F324I8N
- EP2C50
- EP2C50A15F324C7ES
- EP2C50A15F324C7N
- EP2C50
- EP2C50
- EP2C50
- EP2C50
- EP2C50