DS90C387RVJDSLASHNOPB.B中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

DS90C387RVJDSLASHNOPB.B

功能描述

DS90C387R 85MHz Dual 12-Bit Double Pumped Input LDI Transmitter - VGA/UXGA

丝印标识

DS90C387RVJD

封装外壳

TQFP

文件大小

930.36 Kbytes

页面数量

33

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-4 20:00:00

人工找货

DS90C387RVJDSLASHNOPB.B价格和库存,欢迎联系客服免费人工找货

DS90C387RVJDSLASHNOPB.B规格书详情

1FEATURES

2• Complies with Open LDI Specification for

Digital Display Interfaces

• 25 to 85MHz Clock Support

• Supports VGA through UXGA Panel

Resolution

• Up to 4.76Gbps Bandwidth in Dual 24-bit RGB

In-to-Dual Pixel Out Application

• Dual 12-bit Double Pumped Input DVO Port

• Pre-Emphasis Reduces Cable Loading Effects

• Drives Long, Low Cost Cables

• DC Balance Data Transmission Provided by

Transmitter Reduces ISI Distortion

• Transmitter Rejects Cycle-to-Cycle Jitter (±2ns

of Input Bit Period)

• Support both LVTTL and Low Voltage Level

Input (Capable of 1.0 to 1.8V)

• Two-Wire Serial Communication Interface up

to 400 KHz pin•

Programmable Input Clock and Control Strobe

Select

• Backward Compatible Configuration with

112MHz LDI and FPD-Link inter•

Optional Second LVDS Clock for Backward

Compatibility with FPD-Link Receivers

• Compatible with TIA/EIA-644

DESCRIPTION

The DS90C387R transmitter is designed to support

pixel data transmission from a Host to a Flat Panel

Display up to UXGA resolution. It is designed to be

compatible with Graphics Memory Controller Hub

(GMCH) by implementing two data per clock and can

be controlled by a two-wire serial communication

interface. Two input modes are supported: one port of

12-bit( two data per clock) input for 24-bit RGB, and two ports of 12-bit( two data per clock) input for dual

24-bit RGB( 48-bit total). In both modes, input data

will be clocked on both rising and falling edges in

LVTTL level operation, or clocked on the cross over of differential clock signals in the low swing operation.

Each input data width will be 1/2 of clock cycle. With

an input clock at 85MHz and input data at 170Mbps,

the maximum transmission rate of each LVDS line is

595Mbps, for a aggregate throughput rate of

2.38Gbps/4.76Gbps. It converts 24/48 bits

(Single/Dual Pixel 24-bit color) of data into 4/8 LVDS (Low Voltage Differential Signaling) data streams.

DS90C387R can be programmed via the two-wire

serial communication interface. The LVDS output pin•

out is identical to DS90C387. Thus, this transmitter

can be paired up with DS90CF388, receiver of the 112MHz LDI chipset or FPD-Link Receivers in non-

DC Balance mode operation which provides GUI/LCD

panel/mother board vendors a wide choice of inter•

operation with LVDS based TFT panels.

DS90C387R also comes with features that can be

found on DS90C387. Cable drive is enhanced with a

user selectable pre-emphasis feature that provides

additional output current during transitions to

counteract cable loading effects. DC Balancing on a

cycle-to-cycle basis is also provided to reduce ISI

(Inter-Symbol Interference), control signals (VSYNC,

HSYNC, DE) are sent during blanking intervals. With

pre-emphasis and DC Balancing, a low distortion eyepattern

is provided at the receiver end of the cable.

These enhancements allow cables 5 to 15+ meters in

length to be driven depending on media characteristic

and pixel clock speed. Pre-emphasis is available in

both the DC Balanced and Non-DC Balanced modes.

In the Non-DC Balanced mode backward

compatibility with FPD-Link Receivers is obtained.

供应商 型号 品牌 批号 封装 库存 备注 价格
NS/国半
24+
NA/
78
优势代理渠道,原装正品,可全系列订货开增值税票
询价
NS
25+
TQFP100
27
原装正品,假一罚十!
询价
NS
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
NS
25+23+
TQFP100
43921
绝对原装正品全新进口深圳现货
询价
NS
24+
TQFP100
1000
询价
NS
TQFP100
529
正品原装--自家现货-实单可谈
询价
TI
2025+
TQFP-100
16000
原装优势绝对有货
询价
NS
24+
TSSOP30
9600
原装现货,优势供应,支持实单!
询价
TexasInstruments
18+
ICLDIDUALPIXAL3.3V100-TQ
6580
公司原装现货/欢迎来电咨询!
询价
NS
23+
TQFP100
9990
原装正品,支持实单
询价