首页>D2568ECMDPGJD>规格书详情
D2568ECMDPGJD中文资料金士顿数据手册PDF规格书
D2568ECMDPGJD规格书详情
KEY FEATURES
• Double Data Rate (DDR) architecture: two data transfers per clock cycle
• High-speed data transfer is realized by 8 bits prefetch pipelined architecture
• Bi-directional differential data strobe (DOS and /DQS) is transmitted/received
with data for capturing data at the receiver
• DOS is edge-aligned with data for READS; center-aligned with data for WRITES
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DOS transitions with CK transitions
• Commands entered on each positive CK edge; data and data mask referenced
to both edges of DQS
• Data Mask (DM) for write data
• Posted /CAS by programmable additive latency for better command and data
bus efficiency
• On-Die Termination (ODD for better signal quality)
o Synchronous ODT
o Dynamic CDT
o Asynchronous ODT
• Multi-Purpose Register (MPR) for pre-defined pattern read out
• ZQ calibration for DO drive and ODT
• Programmable Partial Array Self-Refresh (PASR)
• RESET pin for power-up sequence and reset function
• SRT range: normal/extended
• Programmable output driver impedance control
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
KIN |
23+ |
NA |
136 |
专做原装正品,假一罚百! |
询价 | ||
DBIC |
23+ |
SOT23-5 |
77940 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
ROGERS |
24+ |
MSOP-8 |
100 |
询价 | |||
AGERE |
05+ |
原厂原装 |
4274 |
只做全新原装真实现货供应 |
询价 | ||
KINGSTON |
2447 |
BGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
AGERE |
23+ |
原厂原包 |
19960 |
只做进口原装 终端工厂免费送样 |
询价 | ||
lucent |
24+ |
500000 |
行业低价,代理渠道 |
询价 | |||
5141 |
原装现货 |
询价 |