首页>CY7C2562XV18-366BZXC>规格书详情
CY7C2562XV18-366BZXC集成电路(IC)的存储器规格书PDF中文资料

厂商型号 |
CY7C2562XV18-366BZXC |
参数属性 | CY7C2562XV18-366BZXC 封装/外壳为165-LBGA;包装为托盘;类别为集成电路(IC)的存储器;产品描述:IC SRAM 72MBIT PARALLEL 165FBGA |
功能描述 | 72-Mbit QDR짰 II Xtreme SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) with ODT |
封装外壳 | 165-LBGA |
文件大小 |
406.03 Kbytes |
页面数量 |
27 页 |
生产厂商 | Cypress Cypress Semiconductor |
中文名称 | 赛普拉斯 赛普拉斯半导体公司 |
网址 | |
数据手册 | |
更新时间 | 2025-10-9 16:53:00 |
人工找货 | CY7C2562XV18-366BZXC价格和库存,欢迎联系客服免费人工找货 |
相关芯片规格书
更多- CY7C2561KV18-550BZI
- CY7C2561KV18-400BZI
- CY7C2561KV18-550BZXC
- CY7C2561KV18-550BZXI
- CY7C2561KV18
- CY7C2561KV18-500BZXC
- CY7C2561KV18-400BZC
- CY7C2561KV18-400BZXC
- CY7C2561KV18-500BZC
- CY7C2561KV18-450BZC
- CY7C2561KV18-450BZXI
- CY7C2561KV18-550BZC
- CY7C2561KV18-500BZI
- CY7C2561KV18-500BZXI
- CY7C2561KV18-450BZXC
- CY7C2561KV18-450BZI
- CY7C2561KV18-400BZXI
- CY7C2544KV18-300BZI
CY7C2562XV18-366BZXC规格书详情
Functional Description
The CY7C2562XV18 and CY7C2564XV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR™-II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common devices.
特性 Features
■ Separate independent read and write data ports
❐ Supports concurrent transactions
■ 450 MHz clock for high bandwidth
■ 2-word burst for reducing address bus frequency
■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 900 MHz) at 450 MHz
■ Available in 2.5 clock cycle latency
■ Two input clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems
■ Data valid pin (QVLD) to indicate valid data on the output
■ On-Die Termination (ODT) feature
❐ Supported for D[x:0], BWS[x:0], and K/K inputs
■ Single multiplexed address input bus latches address inputs for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR™-II+ Xtreme operates with 2.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW
■ Available in × 18, and × 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V ± 0.1 V; VDDQ = 1.4 V to 1.6 V
❐ Supports 1.5 V I/O supply
■ HSTL inputs and variable drive HSTL output buffers
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ CY7C2564XV18 offered in both Pb-free and non Pb-free packages and CY7C2562XV18 offered in Pb-free package only.
■ JTAG 1149.1 compatible test access port
■ Phase-locked loop (PLL) for accurate data placement
产品属性
- 产品编号:
CY7C2562XV18-366BZXC
- 制造商:
Cypress Semiconductor Corp
- 类别:
集成电路(IC) > 存储器
- 包装:
托盘
- 存储器类型:
易失
- 存储器格式:
SRAM
- 技术:
SRAM - 同步,QDR II+
- 存储容量:
72Mb(4M x 18)
- 存储器接口:
并联
- 电压 - 供电:
1.7V ~ 1.9V
- 工作温度:
0°C ~ 70°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
165-LBGA
- 供应商器件封装:
165-FBGA(13x15)
- 描述:
IC SRAM 72MBIT PARALLEL 165FBGA
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CYPRESS |
23+ |
NA |
1221 |
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品 |
询价 | ||
CYPRESS/赛普拉斯 |
QQ咨询 |
DIP |
63 |
全新原装 研究所指定供货商 |
询价 | ||
Cypress |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
Cypress |
165-FBGA |
3200 |
Cypress一级分销,原装原盒原包装! |
询价 | |||
CYPRESS |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 | |||
Cypress Semiconductor Corp |
21+ |
256-LBGA |
5280 |
进口原装!长期供应!绝对优势价格(诚信经营 |
询价 | ||
24+ |
长期备有现货 |
500000 |
行业低价,代理渠道 |
询价 | |||
Cypress Semiconductor Corp |
25+ |
165-LBGA |
9350 |
独立分销商 公司只做原装 诚心经营 免费试样正品保证 |
询价 | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原厂渠道,现货配单 |
询价 | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
专注配单,只做原装进口现货 |
询价 |