首页>CY7C1916CV18-250BZXC>规格书详情

CY7C1916CV18-250BZXC中文资料赛普拉斯数据手册PDF规格书

CY7C1916CV18-250BZXC
厂商型号

CY7C1916CV18-250BZXC

功能描述

18-Mbit DDR-II SRAM 2-Word Burst Architecture

文件大小

662.26 Kbytes

页面数量

29

生产厂商 CypressSemiconductor
企业简称

CYPRESS赛普拉斯

中文名称

赛普拉斯半导体公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-24 22:59:00

人工找货

CY7C1916CV18-250BZXC价格和库存,欢迎联系客服免费人工找货

CY7C1916CV18-250BZXC规格书详情

Functional Description

The CY7C1316CV18, CY7C1916CV18, CY7C1318CV18, and CY7C1320CV18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a one-bit burst counter. Addresses for read and write are latched on alternate rising edges of the input (K) clock.

Features

■18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)

■267 MHz clock for high bandwidth

■2-word burst for reducing address bus frequency

■Double Data Rate (DDR) interfaces (data transferred at 534 MHz) at 267 MHz

■Synchronous internally self-timed writes

■DDR-II operates with 1.5 cycle read latency when the DLL is enabled

■Operates similar to a DDR-I device with 1 cycle read latency in DLL off mode

■1.8V core power supply with HSTL inputs and outputs

■Variable drive HSTL output buffers

■Expanded HSTL output voltage (1.4V–VDD)

■Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)

■Offered in both Pb-free and non Pb-free packages

■JTAG 1149.1 compatible test access port

■Delay Lock Loop (DLL) for accurate data placement

供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS/赛普拉斯
24+
NA/
1800
优势代理渠道,原装正品,可全系列订货开增值税票
询价
CYPRESS/赛普拉斯
24+
BGA
6618
公司现货库存,支持实单
询价
CYPRESS/赛普拉斯
25+
SOJ-28L
1800
原装正品,假一罚十!
询价
CYPRESS
23+
SOJ
44207
公司原装现货!主营品牌!可含税欢迎查询
询价
CY
24+
SOJ
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
CYPRESS
23+
SOJ/28
9526
询价
CYPRESS/赛普拉斯
24+
SOJ
8540
只做原装正品现货或订货假一赔十!
询价
CYPRESS
2138+
原厂标准封装
8960
代理CYPRESS全系列芯片,原装现货
询价
CYPRESS
22+
SOJ
8000
原装正品支持实单
询价
Cypress
SMD/DIP
3200
Cypress一级分销,原装原盒原包装!
询价