首页>CY7C1911JV18>规格书详情
CY7C1911JV18集成电路(IC)的存储器规格书PDF中文资料

厂商型号 |
CY7C1911JV18 |
参数属性 | CY7C1911JV18 封装/外壳为165-LBGA;包装为托盘;类别为集成电路(IC)的存储器;产品描述:IC SRAM 18MBIT PARALLEL 165FBGA |
功能描述 | 18-Mbit QDR II SRAM 4-Word Burst Architecture |
封装外壳 | 165-LBGA |
文件大小 |
689.64 Kbytes |
页面数量 |
27 页 |
生产厂商 | CypressSemiconductor |
企业简称 |
CYPRESS【赛普拉斯】 |
中文名称 | 赛普拉斯半导体公司官网 |
原厂标识 | |
数据手册 | |
更新时间 | 2025-8-1 23:00:00 |
人工找货 | CY7C1911JV18价格和库存,欢迎联系客服免费人工找货 |
相关芯片规格书
更多- CY7C1911CV18-300BZXI
- CY7C1911CV18-300BZXC
- CY7C1911CV18-300BZI
- CY7C1911CV18-300BZC
- CY7C1911CV18-278BZXI
- CY7C1911CV18-278BZXC
- CY7C1911CV18-278BZI
- CY7C1911CV18-278BZC
- CY7C1911CV18-250BZXI
- CY7C1911CV18-250BZXC
- CY7C1911CV18-250BZI
- CY7C1911CV18-250BZC
- CY7C1911CV18-200BZXI
- CY7C1911CV18-200BZXC
- CY7C1911CV18-200BZI
- CY7C1911CV18-200BZC
- CY7C1911CV18-167BZXI
- CY7C1911CV18-167BZXC
CY7C1911JV18规格书详情
Functional Description
The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.
特性 Features
■ Separate Independent Read and Write Data Ports
❐ Supports concurrent transactions
■ 300 MHz Clock for High Bandwidth
■ 4-word Burst for reducing Address Bus Frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz
■ Two Input Clocks (K and K) for Precise DDR Timing
❐ SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous Internally Self-timed Writes
■ QDR® II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled
■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode
■ Available in x8, x9, x18, and x36 configurations
■ Full Data Coherency, providing most current Data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Delay Lock Loop (DLL) for Accurate Data Placement
产品属性
- 产品编号:
CY7C1911JV18-300BZC
- 制造商:
Cypress Semiconductor Corp
- 类别:
集成电路(IC) > 存储器
- 包装:
托盘
- 存储器类型:
易失
- 存储器格式:
SRAM
- 技术:
SRAM - 同步,QDR II
- 存储容量:
18Mb(2M x 9)
- 存储器接口:
并联
- 电压 - 供电:
1.7V ~ 1.9V
- 工作温度:
0°C ~ 70°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
165-LBGA
- 供应商器件封装:
165-FBGA(13x15)
- 描述:
IC SRAM 18MBIT PARALLEL 165FBGA
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CYPRESS(赛普拉斯) |
24+ |
LBGA165 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
CYPRESS/赛普拉斯 |
24+ |
NA/ |
3369 |
原装现货,当天可交货,原型号开票 |
询价 | ||
CYPRESS/赛普拉斯 |
24+ |
BGA272 |
6618 |
公司现货库存,支持实单 |
询价 | ||
CYPRESS/赛普拉斯 |
25+ |
BGA |
119 |
原装正品,假一罚十! |
询价 | ||
Cypress(赛普拉斯) |
21+ |
FBGA-165 |
30000 |
只做原装,质量保证 |
询价 | ||
Cypress(赛普拉斯) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
CYPRESS |
23+ |
BGA |
12800 |
公司只有原装 欢迎来电咨询。 |
询价 | ||
CYPRESS |
2016+ |
FBGA165 |
6523 |
只做原装正品现货!或订货! |
询价 | ||
CYPRESS |
23+ |
BGAQFP |
8659 |
原装公司现货!原装正品价格优势. |
询价 | ||
CYPRESS |
2138+ |
原厂标准封装 |
8960 |
代理CYPRESS全系列芯片,原装现货 |
询价 |