首页>CY7C1911JV18-300BZI>规格书详情

CY7C1911JV18-300BZI中文资料赛普拉斯数据手册PDF规格书

CY7C1911JV18-300BZI
厂商型号

CY7C1911JV18-300BZI

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

文件大小

689.64 Kbytes

页面数量

27

生产厂商

CYPRESS CypressSemiconductor

中文名称

赛普拉斯 赛普拉斯半导体公司

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-7 10:31:00

人工找货

CY7C1911JV18-300BZI价格和库存,欢迎联系客服免费人工找货

CY7C1911JV18-300BZI规格书详情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

特性 Features

■ Separate Independent Read and Write Data Ports

❐ Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

❐ SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR® II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

供应商 型号 品牌 批号 封装 库存 备注 价格
Cypress Semiconductor Corp
23+
165-FBGA(13x15)
7535
正品原装货价格低
询价
Cypress
22+
165FBGA (13x15)
9000
原厂渠道,现货配单
询价
Cypress
165-FBGA
7510
Cypress一级分销,原装原盒原包装!
询价
Cypress(赛普拉斯)
24+
N/A
9860
原装正品现货支持实单
询价
Cypress
22+
NA
71
加我QQ或微信咨询更多详细信息,
询价
Cypress Semiconductor Corp
24+
165-FBGA(13x15)
56200
一级代理/放心采购
询价
Cypress(赛普拉斯)
2511
N/A
6000
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价
询价
CYPRESS/赛普拉斯
23+
BGA
98900
原厂原装正品现货!!
询价
Cypress(赛普拉斯)
21+
FBGA-165
30000
只做原装,质量保证
询价
CYPRESS
2016+
FBGA165
3526
假一罚十进口原装现货原盘原标!
询价