首页>CY7C1911BV18>规格书详情
CY7C1911BV18中文资料赛普拉斯数据手册PDF规格书
相关芯片规格书
更多- CY7C1910BV18-250BZC
- CY7C1910CV18-250BZC
- CY7C1910BV18-250BZXC
- CY7C1910CV18-167BZC
- CY7C1910CV18-167BZXC
- CY7C1910CV18-167BZI
- CY7C1910CV18-200BZXC
- CY7C1910CV18-167BZXI
- CY7C1910CV18-250BZI
- CY7C1910BV18-200BZXI
- CY7C1910CV18-250BZXC
- CY7C1910BV18-250BZI
- CY7C1910CV18-200BZI
- CY7C1910BV18-250BZXI
- CY7C1910CV18
- CY7C1910CV18-200BZC
- CY7C1910BV18-250BZC
- CY7C1910CV18-250BZXI
CY7C1911BV18规格书详情
Functional Description
The CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR™-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices.
特性 Features
• Separate Independent Read and Write data ports
— Supports concurrent transactions
• 300-MHz clock for high bandwidth
• 4-Word Burst for reducing address bus frequency
• Double Data Rate (DDR) interfaces on both Read and Write ports (data transferred at 600 MHz) at 300 MHz
• Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
• Two input clocks for output data (C and C) to minimize clock-skew and flight-time mismatches
• Echo clocks (CQ and CQ) simplify data capture in high-speed systems
• Single multiplexed address input bus latches address inputs for both Read and Write ports
• Separate Port Selects for depth expansion
• Synchronous internally self-timed writes
• Available in x 8, x 9, x 18, and x 36 configurations
• Full data coherency providing most current data
• Core VDD = 1.8 (±0.1V); I/O VDDQ = 1.4V to VDD
• Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
• Offered in both lead-free and non-lead free packages
• Variable drive HSTL output buffers
• JTAG 1149.1 compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
Cypress Semiconductor Corp |
24+ |
165-FBGA(13x15) |
56200 |
一级代理/放心采购 |
询价 | ||
CYPRESS/赛普拉斯 |
2308+ |
BGA |
6800 |
十年专业专注 优势渠道商正品保证公司现货 |
询价 | ||
ADI |
23+ |
BGA |
7000 |
询价 | |||
Infineon Technologies |
18500 |
全新原厂原装现货!受权代理!可送样可提供技术支持! |
询价 | ||||
Cypress(赛普拉斯) |
2021/2022+ |
N/A |
6000 |
原厂原装现货订货价格优势终端BOM表可配单提供样品 |
询价 | ||
CYPRESS |
BGAQFP |
6688 |
15 |
现货库存 |
询价 | ||
Cypress Semiconductor Corp |
21+ |
48-LFBGA |
5280 |
进口原装!长期供应!绝对优势价格(诚信经营 |
询价 | ||
CYPRESS/赛普拉斯 |
2023+ |
BGA |
8635 |
一级代理优势现货,全新正品直营店 |
询价 | ||
CYPRESS/赛普拉斯 |
2026+ |
BGA |
119 |
原装正品,假一罚十! |
询价 | ||
CYPRESS |
23+ |
BGAQFP |
8659 |
原装公司现货!原装正品价格优势. |
询价 |
相关库存
更多- CY7C1910CV18-200BZXI
- CY7C1910JV18-250BZC
- CY7C1910JV18-250BZXC
- CY7C1910JV18-250BZXI
- CY7C1910JV18-250BZI
- CY7C1910JV18
- CY7C1910KV18
- CY7C1911BV18-167BZC
- CY7C1911BV18-300BZC
- CY7C1911BV18-250BZC
- CY7C1911BV18-278BZI
- CY7C1911BV18-278BZXI
- CY7C1911BV18-167BZXC
- CY7C1911BV18-250BZXI
- CY7C1911BV18-300BZXC
- CY7C1911BV18-300BZXI
- CY7C1911BV18-167BZC
- CY7C1911BV18-167BZI
- CY7C1911BV18-278BZC
- CY7C1911BV18-250BZI
- CY7C1911BV18-300BZI
- CY7C1911BV18-167BZXI
- CY7C1911BV18-200BZXI
- CY7C1911BV18-250BZXC
- CY7C1911BV18-200BZC
- CY7C1911BV18-200BZI
- CY7C1911BV18-250BZC
- CY7C1911BV18-200BZC
- CY7C1911BV18-200BZXC
- CY7C1911BV18-278BZXC


